xref: /OK3568_Linux_fs/u-boot/include/w83c553f.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2000
3*4882a593Smuzhiyun  * Rob Taylor, Flying Pig Systems. robt@flyingpig.com.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun  /* winbond access routines and defines*/
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /* from the winbond data sheet -
11*4882a593Smuzhiyun  The W83C553F SIO controller with PCI arbiter is a multi-function PCI device.
12*4882a593Smuzhiyun  Function 0 is the ISA bridge, and Function 1 is the bus master IDE controller.
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /*ISA bridge configuration space*/
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define W83C553F_VID		0x10AD
18*4882a593Smuzhiyun #define W83C553F_DID		0x0565
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define WINBOND_PCICONTR	0x40  /*pci control reg*/
21*4882a593Smuzhiyun #define WINBOND_SGBAR		0x41  /*scatter/gather base address reg*/
22*4882a593Smuzhiyun #define WINBOND_LBCR		0x42  /*Line Buffer Control reg*/
23*4882a593Smuzhiyun #define WINBOND_IDEIRCR		0x43  /*IDE Interrupt Routing Control  Reg*/
24*4882a593Smuzhiyun #define WINBOND_PCIIRCR		0x44  /*PCI Interrupt Routing Control Reg*/
25*4882a593Smuzhiyun #define WINBOND_BTBAR		0x46  /*BIOS Timer Base Address Register*/
26*4882a593Smuzhiyun #define WINBOND_IPADCR		0x48  /*ISA to PCI Address Decoder Control Register*/
27*4882a593Smuzhiyun #define WINBOND_IRADCR		0x49  /*ISA ROM Address Decoder Control Register*/
28*4882a593Smuzhiyun #define WINBOND_IPMHSAR		0x4a  /*ISA to PCI Memory Hole STart Address Register*/
29*4882a593Smuzhiyun #define WINBOND_IPMHSR		0x4b  /*ISA to PCI Memory Hols Size Register*/
30*4882a593Smuzhiyun #define WINBOND_CDR			0x4c  /*Clock Divisor Register*/
31*4882a593Smuzhiyun #define WINBOND_CSCR		0x4d  /*Chip Select Control Register*/
32*4882a593Smuzhiyun #define WINBOND_ATSCR		0x4e  /*AT System Control register*/
33*4882a593Smuzhiyun #define WINBOND_ATBCR		0x4f  /*AT Bus ControL Register*/
34*4882a593Smuzhiyun #define WINBOND_IRQBEE0R	0x60  /*IRQ Break Event Enable 0 Register*/
35*4882a593Smuzhiyun #define WINBOND_IRQBEE1R	0x61  /*IRQ Break Event Enable 1 Register*/
36*4882a593Smuzhiyun #define WINBOND_ABEER		0x62  /*Additional Break Event Enable Register*/
37*4882a593Smuzhiyun #define WINBOND_DMABEER		0x63  /*DMA Break Event Enable Register*/
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define WINDOND_IDECSR		0x40  /*IDE Control/Status Register, Function 1*/
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define IPADCR_MBE512		0x1
42*4882a593Smuzhiyun #define IPADCR_MBE640		0x2
43*4882a593Smuzhiyun #define IPADCR_IPATOM4		0x10
44*4882a593Smuzhiyun #define IPADCR_IPATOM5		0x20
45*4882a593Smuzhiyun #define IPADCR_IPATOM6		0x40
46*4882a593Smuzhiyun #define IPADCR_IPATOM7		0x80
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define CSCR_UBIOSCSE		0x10
49*4882a593Smuzhiyun #define CSCR_BIOSWP			0x20
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define IDECSR_P0EN			0x01
52*4882a593Smuzhiyun #define IDECSR_P0F16		0x02
53*4882a593Smuzhiyun #define IDECSR_P1EN			0x10
54*4882a593Smuzhiyun #define IDECSR_P1F16		0x20
55*4882a593Smuzhiyun #define IDECSR_LEGIRQ		0x800
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun  * Interrupt controller
59*4882a593Smuzhiyun  */
60*4882a593Smuzhiyun #define W83C553F_PIC1_ICW1	CONFIG_SYS_ISA_IO + 0x20
61*4882a593Smuzhiyun #define W83C553F_PIC1_ICW2	CONFIG_SYS_ISA_IO + 0x21
62*4882a593Smuzhiyun #define W83C553F_PIC1_ICW3	CONFIG_SYS_ISA_IO + 0x21
63*4882a593Smuzhiyun #define W83C553F_PIC1_ICW4	CONFIG_SYS_ISA_IO + 0x21
64*4882a593Smuzhiyun #define W83C553F_PIC1_OCW1	CONFIG_SYS_ISA_IO + 0x21
65*4882a593Smuzhiyun #define W83C553F_PIC1_OCW2	CONFIG_SYS_ISA_IO + 0x20
66*4882a593Smuzhiyun #define W83C553F_PIC1_OCW3	CONFIG_SYS_ISA_IO + 0x20
67*4882a593Smuzhiyun #define W83C553F_PIC1_ELC	CONFIG_SYS_ISA_IO + 0x4D0
68*4882a593Smuzhiyun #define W83C553F_PIC2_ICW1	CONFIG_SYS_ISA_IO + 0xA0
69*4882a593Smuzhiyun #define W83C553F_PIC2_ICW2	CONFIG_SYS_ISA_IO + 0xA1
70*4882a593Smuzhiyun #define W83C553F_PIC2_ICW3	CONFIG_SYS_ISA_IO + 0xA1
71*4882a593Smuzhiyun #define W83C553F_PIC2_ICW4	CONFIG_SYS_ISA_IO + 0xA1
72*4882a593Smuzhiyun #define W83C553F_PIC2_OCW1	CONFIG_SYS_ISA_IO + 0xA1
73*4882a593Smuzhiyun #define W83C553F_PIC2_OCW2	CONFIG_SYS_ISA_IO + 0xA0
74*4882a593Smuzhiyun #define W83C553F_PIC2_OCW3	CONFIG_SYS_ISA_IO + 0xA0
75*4882a593Smuzhiyun #define W83C553F_PIC2_ELC	CONFIG_SYS_ISA_IO + 0x4D1
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define W83C553F_TMR1_CMOD	CONFIG_SYS_ISA_IO + 0x43
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /*
80*4882a593Smuzhiyun  * DMA controller
81*4882a593Smuzhiyun  */
82*4882a593Smuzhiyun #define W83C553F_DMA1	CONFIG_SYS_ISA_IO + 0x000	/* channel 0 - 3 */
83*4882a593Smuzhiyun #define W83C553F_DMA2	CONFIG_SYS_ISA_IO + 0x0C0	/* channel 4 - 7 */
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* command/status register bit definitions */
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define W83C553F_CS_COM_DACKAL	(1<<7)	/* DACK# assert level */
88*4882a593Smuzhiyun #define W83C553F_CS_COM_DREQSAL	(1<<6)	/* DREQ sense assert level */
89*4882a593Smuzhiyun #define W83C553F_CS_COM_GAP	(1<<4)	/* group arbitration priority */
90*4882a593Smuzhiyun #define W83C553F_CS_COM_CGE	(1<<2)	/* channel group enable */
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define W83C553F_CS_STAT_CH0REQ	(1<<4)	/* channel 0 (4) DREQ status */
93*4882a593Smuzhiyun #define W83C553F_CS_STAT_CH1REQ	(1<<5)	/* channel 1 (5) DREQ status */
94*4882a593Smuzhiyun #define W83C553F_CS_STAT_CH2REQ	(1<<6)	/* channel 2 (6) DREQ status */
95*4882a593Smuzhiyun #define W83C553F_CS_STAT_CH3REQ	(1<<7)	/* channel 3 (7) DREQ status */
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define W83C553F_CS_STAT_CH0TC	(1<<0)	/* channel 0 (4) TC status */
98*4882a593Smuzhiyun #define W83C553F_CS_STAT_CH1TC	(1<<1)	/* channel 1 (5) TC status */
99*4882a593Smuzhiyun #define W83C553F_CS_STAT_CH2TC	(1<<2)	/* channel 2 (6) TC status */
100*4882a593Smuzhiyun #define W83C553F_CS_STAT_CH3TC	(1<<3)	/* channel 3 (7) TC status */
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /* mode register bit definitions */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define W83C553F_MODE_TM_DEMAND	(0<<6)	/* transfer mode - demand */
105*4882a593Smuzhiyun #define W83C553F_MODE_TM_SINGLE	(1<<6)	/* transfer mode - single */
106*4882a593Smuzhiyun #define W83C553F_MODE_TM_BLOCK	(2<<6)	/* transfer mode - block */
107*4882a593Smuzhiyun #define W83C553F_MODE_TM_CASCADE	(3<<6)	/* transfer mode - cascade */
108*4882a593Smuzhiyun #define W83C553F_MODE_ADDRDEC	(1<<5)	/* address increment/decrement select */
109*4882a593Smuzhiyun #define W83C553F_MODE_AUTOINIT	(1<<4)	/* autoinitialize enable */
110*4882a593Smuzhiyun #define W83C553F_MODE_TT_VERIFY	(0<<2)	/* transfer type - verify */
111*4882a593Smuzhiyun #define W83C553F_MODE_TT_WRITE	(1<<2)	/* transfer type - write */
112*4882a593Smuzhiyun #define W83C553F_MODE_TT_READ	(2<<2)	/* transfer type - read */
113*4882a593Smuzhiyun #define W83C553F_MODE_TT_ILLEGAL	(3<<2)	/* transfer type - illegal */
114*4882a593Smuzhiyun #define W83C553F_MODE_CH0SEL	(0<<0)	/* channel 0 (4) select */
115*4882a593Smuzhiyun #define W83C553F_MODE_CH1SEL	(1<<0)	/* channel 1 (5) select */
116*4882a593Smuzhiyun #define W83C553F_MODE_CH2SEL	(2<<0)	/* channel 2 (6) select */
117*4882a593Smuzhiyun #define W83C553F_MODE_CH3SEL	(3<<0)	/* channel 3 (7) select */
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /* request register bit definitions */
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define W83C553F_REQ_CHSERREQ	(1<<2)	/* channel service request */
122*4882a593Smuzhiyun #define W83C553F_REQ_CH0SEL	(0<<0)	/* channel 0 (4) select */
123*4882a593Smuzhiyun #define W83C553F_REQ_CH1SEL	(1<<0)	/* channel 1 (5) select */
124*4882a593Smuzhiyun #define W83C553F_REQ_CH2SEL	(2<<0)	/* channel 2 (6) select */
125*4882a593Smuzhiyun #define W83C553F_REQ_CH3SEL	(3<<0)	/* channel 3 (7) select */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* write single mask bit register bit definitions */
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define W83C553F_WSMB_CHMASKSEL	(1<<2)	/* channel mask select */
130*4882a593Smuzhiyun #define W83C553F_WSMB_CH0SEL	(0<<0)	/* channel 0 (4) select */
131*4882a593Smuzhiyun #define W83C553F_WSMB_CH1SEL	(1<<0)	/* channel 1 (5) select */
132*4882a593Smuzhiyun #define W83C553F_WSMB_CH2SEL	(2<<0)	/* channel 2 (6) select */
133*4882a593Smuzhiyun #define W83C553F_WSMB_CH3SEL	(3<<0)	/* channel 3 (7) select */
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /* read/write all mask bits register bit definitions */
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define W83C553F_RWAMB_CH0MASK	(1<<0)	/* channel 0 (4) mask */
138*4882a593Smuzhiyun #define W83C553F_RWAMB_CH1MASK	(1<<1)	/* channel 1 (5) mask */
139*4882a593Smuzhiyun #define W83C553F_RWAMB_CH2MASK	(1<<2)	/* channel 2 (6) mask */
140*4882a593Smuzhiyun #define W83C553F_RWAMB_CH3MASK	(1<<3)	/* channel 3 (7) mask */
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /* typedefs */
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define W83C553F_DMA1_CS		0x8
145*4882a593Smuzhiyun #define W83C553F_DMA1_WR		0x9
146*4882a593Smuzhiyun #define W83C553F_DMA1_WSMB		0xA
147*4882a593Smuzhiyun #define W83C553F_DMA1_WM		0xB
148*4882a593Smuzhiyun #define W83C553F_DMA1_CBP		0xC
149*4882a593Smuzhiyun #define W83C553F_DMA1_MC		0xD
150*4882a593Smuzhiyun #define W83C553F_DMA1_CM		0xE
151*4882a593Smuzhiyun #define W83C553F_DMA1_RWAMB		0xF
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define W83C553F_DMA2_CS		0x10
154*4882a593Smuzhiyun #define W83C553F_DMA2_WR		0x12
155*4882a593Smuzhiyun #define W83C553F_DMA2_WSMB		0x14
156*4882a593Smuzhiyun #define W83C553F_DMA2_WM		0x16
157*4882a593Smuzhiyun #define W83C553F_DMA2_CBP		0x18
158*4882a593Smuzhiyun #define W83C553F_DMA2_MC		0x1A
159*4882a593Smuzhiyun #define W83C553F_DMA2_CM		0x1C
160*4882a593Smuzhiyun #define W83C553F_DMA2_RWAMB		0x1E
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun void initialise_w83c553f(void);
163