xref: /OK3568_Linux_fs/u-boot/include/usb/ulpi.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Generic ULPI interface.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2011 Jana Rapava <fermata7@gmail.com>
5*4882a593Smuzhiyun  * Copyright (C) 2011 CompuLab, Ltd. <www.compulab.co.il>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Authors: Jana Rapava <fermata7@gmail.com>
8*4882a593Smuzhiyun  *	    Igor Grinberg <grinberg@compulab.co.il>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Register offsets taken from:
11*4882a593Smuzhiyun  * linux/include/linux/usb/ulpi.h
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * Original Copyrights follow:
14*4882a593Smuzhiyun  * Copyright (C) 2010 Nokia Corporation
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #ifndef __USB_ULPI_H__
20*4882a593Smuzhiyun #define __USB_ULPI_H__
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define ULPI_ERROR	(1 << 8) /* overflow from any register value */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #ifndef CONFIG_USB_ULPI_TIMEOUT
25*4882a593Smuzhiyun #define CONFIG_USB_ULPI_TIMEOUT 1000	/* timeout in us */
26*4882a593Smuzhiyun #endif
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun  * ulpi view port address and
30*4882a593Smuzhiyun  * Port_number that can be passed.
31*4882a593Smuzhiyun  * Any additional data to be passed can
32*4882a593Smuzhiyun  * be extended from this structure
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun struct ulpi_viewport {
35*4882a593Smuzhiyun 	uintptr_t viewport_addr;
36*4882a593Smuzhiyun 	u32 port_num;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun  * Initialize the ULPI transciever and check the interface integrity.
41*4882a593Smuzhiyun  * @ulpi_vp -  structure containing ULPI viewport data
42*4882a593Smuzhiyun  *
43*4882a593Smuzhiyun  * returns 0 on success, ULPI_ERROR on failure.
44*4882a593Smuzhiyun  */
45*4882a593Smuzhiyun int ulpi_init(struct ulpi_viewport *ulpi_vp);
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /*
48*4882a593Smuzhiyun  * Select transceiver speed.
49*4882a593Smuzhiyun  * @speed	- ULPI_FC_HIGH_SPEED, ULPI_FC_FULL_SPEED (default),
50*4882a593Smuzhiyun  *                ULPI_FC_LOW_SPEED,  ULPI_FC_FS4LS
51*4882a593Smuzhiyun  * returns 0 on success, ULPI_ERROR on failure.
52*4882a593Smuzhiyun  */
53*4882a593Smuzhiyun int ulpi_select_transceiver(struct ulpi_viewport *ulpi_vp, unsigned speed);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun  * Enable/disable VBUS.
57*4882a593Smuzhiyun  * @ext_power		- external VBUS supply is used (default is false)
58*4882a593Smuzhiyun  * @ext_indicator	- external VBUS over-current indicator is used
59*4882a593Smuzhiyun  *
60*4882a593Smuzhiyun  * returns 0 on success, ULPI_ERROR on failure.
61*4882a593Smuzhiyun  */
62*4882a593Smuzhiyun int ulpi_set_vbus(struct ulpi_viewport *ulpi_vp, int on, int ext_power);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun  * Configure VBUS indicator
66*4882a593Smuzhiyun  * @external		- external VBUS over-current indicator is used
67*4882a593Smuzhiyun  * @passthru		- disables ANDing of internal VBUS comparator
68*4882a593Smuzhiyun  *                    with external VBUS input
69*4882a593Smuzhiyun  * @complement		- inverts the external VBUS input
70*4882a593Smuzhiyun  */
71*4882a593Smuzhiyun int ulpi_set_vbus_indicator(struct ulpi_viewport *ulpi_vp, int external,
72*4882a593Smuzhiyun 			int passthru, int complement);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /*
75*4882a593Smuzhiyun  * Enable/disable pull-down resistors on D+ and D- USB lines.
76*4882a593Smuzhiyun  *
77*4882a593Smuzhiyun  * returns 0 on success, ULPI_ERROR on failure.
78*4882a593Smuzhiyun  */
79*4882a593Smuzhiyun int ulpi_set_pd(struct ulpi_viewport *ulpi_vp, int enable);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /*
82*4882a593Smuzhiyun  * Select OpMode.
83*4882a593Smuzhiyun  * @opmode	- ULPI_FC_OPMODE_NORMAL (default), ULPI_FC_OPMODE_NONDRIVING,
84*4882a593Smuzhiyun  *		  ULPI_FC_OPMODE_DISABLE_NRZI,	   ULPI_FC_OPMODE_NOSYNC_NOEOP
85*4882a593Smuzhiyun  *
86*4882a593Smuzhiyun  * returns 0 on success, ULPI_ERROR on failure.
87*4882a593Smuzhiyun  */
88*4882a593Smuzhiyun int ulpi_opmode_sel(struct ulpi_viewport *ulpi_vp, unsigned opmode);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun  * Switch to Serial Mode.
92*4882a593Smuzhiyun  * @smode	- ULPI_IFACE_6_PIN_SERIAL_MODE or ULPI_IFACE_3_PIN_SERIAL_MODE
93*4882a593Smuzhiyun  *
94*4882a593Smuzhiyun  * returns 0 on success, ULPI_ERROR on failure.
95*4882a593Smuzhiyun  *
96*4882a593Smuzhiyun  * Notes:
97*4882a593Smuzhiyun  * Switches immediately to Serial Mode.
98*4882a593Smuzhiyun  * To return from Serial Mode, STP line needs to be asserted.
99*4882a593Smuzhiyun  */
100*4882a593Smuzhiyun int ulpi_serial_mode_enable(struct ulpi_viewport *ulpi_vp, unsigned smode);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun  * Put PHY into low power mode.
104*4882a593Smuzhiyun  *
105*4882a593Smuzhiyun  * returns 0 on success, ULPI_ERROR on failure.
106*4882a593Smuzhiyun  *
107*4882a593Smuzhiyun  * Notes:
108*4882a593Smuzhiyun  * STP line must be driven low to keep the PHY in suspend.
109*4882a593Smuzhiyun  * To resume the PHY, STP line needs to be asserted.
110*4882a593Smuzhiyun  */
111*4882a593Smuzhiyun int ulpi_suspend(struct ulpi_viewport *ulpi_vp);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /*
114*4882a593Smuzhiyun  * Reset the transceiver. ULPI interface and registers are not affected.
115*4882a593Smuzhiyun  *
116*4882a593Smuzhiyun  * returns 0 on success, ULPI_ERROR on failure.
117*4882a593Smuzhiyun  */
118*4882a593Smuzhiyun int ulpi_reset(struct ulpi_viewport *ulpi_vp);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* ULPI access methods below must be implemented for each ULPI viewport. */
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun  * Write to the ULPI PHY register via the viewport.
125*4882a593Smuzhiyun  * @reg		- the ULPI register (one of the fields in struct ulpi_regs).
126*4882a593Smuzhiyun  *		  Due to ULPI design, only 8 lsb of address are used.
127*4882a593Smuzhiyun  * @value	- the value - only 8 lower bits are used, others ignored.
128*4882a593Smuzhiyun  *
129*4882a593Smuzhiyun  * returns 0 on success, ULPI_ERROR on failure.
130*4882a593Smuzhiyun  */
131*4882a593Smuzhiyun int ulpi_write(struct ulpi_viewport *ulpi_vp, u8 *reg, u32 value);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun  * Read the ULPI PHY register content via the viewport.
135*4882a593Smuzhiyun  * @reg		- the ULPI register (one of the fields in struct ulpi_regs).
136*4882a593Smuzhiyun  *		  Due to ULPI design, only 8 lsb of address are used.
137*4882a593Smuzhiyun  *
138*4882a593Smuzhiyun  * returns register content on success, ULPI_ERROR on failure.
139*4882a593Smuzhiyun  */
140*4882a593Smuzhiyun u32 ulpi_read(struct ulpi_viewport *ulpi_vp, u8 *reg);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /*
143*4882a593Smuzhiyun  * Wait for the reset to complete.
144*4882a593Smuzhiyun  * The Link must not attempt to access the PHY until the reset has
145*4882a593Smuzhiyun  * completed and DIR line is de-asserted.
146*4882a593Smuzhiyun  */
147*4882a593Smuzhiyun int ulpi_reset_wait(struct ulpi_viewport *ulpi_vp);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* Access Extended Register Set (indicator) */
150*4882a593Smuzhiyun #define ACCESS_EXT_REGS_OFFSET	0x2f	/* read-write */
151*4882a593Smuzhiyun /* Vendor-specific */
152*4882a593Smuzhiyun #define VENDOR_SPEC_OFFSET	0x30
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun  * Extended Register Set
156*4882a593Smuzhiyun  *
157*4882a593Smuzhiyun  * Addresses 0x00-0x3F map directly to Immediate Register Set.
158*4882a593Smuzhiyun  * Addresses 0x40-0x7F are reserved.
159*4882a593Smuzhiyun  * Addresses 0x80-0xff are vendor-specific.
160*4882a593Smuzhiyun  */
161*4882a593Smuzhiyun #define EXT_VENDOR_SPEC_OFFSET	0x80
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /* ULPI registers, bits and offsets definitions */
164*4882a593Smuzhiyun struct ulpi_regs {
165*4882a593Smuzhiyun 	/* Vendor ID and Product ID: 0x00 - 0x03 Read-only */
166*4882a593Smuzhiyun 	u8	vendor_id_low;
167*4882a593Smuzhiyun 	u8	vendor_id_high;
168*4882a593Smuzhiyun 	u8	product_id_low;
169*4882a593Smuzhiyun 	u8	product_id_high;
170*4882a593Smuzhiyun 	/* Function Control: 0x04 - 0x06 Read */
171*4882a593Smuzhiyun 	u8	function_ctrl;		/* 0x04 Write */
172*4882a593Smuzhiyun 	u8	function_ctrl_set;	/* 0x05 Set */
173*4882a593Smuzhiyun 	u8	function_ctrl_clear;	/* 0x06 Clear */
174*4882a593Smuzhiyun 	/* Interface Control: 0x07 - 0x09 Read */
175*4882a593Smuzhiyun 	u8	iface_ctrl;		/* 0x07 Write */
176*4882a593Smuzhiyun 	u8	iface_ctrl_set;		/* 0x08 Set */
177*4882a593Smuzhiyun 	u8	iface_ctrl_clear;	/* 0x09 Clear */
178*4882a593Smuzhiyun 	/* OTG Control: 0x0A - 0x0C Read */
179*4882a593Smuzhiyun 	u8	otg_ctrl;		/* 0x0A Write */
180*4882a593Smuzhiyun 	u8	otg_ctrl_set;		/* 0x0B Set */
181*4882a593Smuzhiyun 	u8	otg_ctrl_clear;		/* 0x0C Clear */
182*4882a593Smuzhiyun 	/* USB Interrupt Enable Rising: 0x0D - 0x0F Read */
183*4882a593Smuzhiyun 	u8	usb_ie_rising;		/* 0x0D Write */
184*4882a593Smuzhiyun 	u8	usb_ie_rising_set;	/* 0x0E Set */
185*4882a593Smuzhiyun 	u8	usb_ie_rising_clear;	/* 0x0F Clear */
186*4882a593Smuzhiyun 	/* USB Interrupt Enable Falling: 0x10 - 0x12 Read */
187*4882a593Smuzhiyun 	u8	usb_ie_falling;		/* 0x10 Write */
188*4882a593Smuzhiyun 	u8	usb_ie_falling_set;	/* 0x11 Set */
189*4882a593Smuzhiyun 	u8	usb_ie_falling_clear;	/* 0x12 Clear */
190*4882a593Smuzhiyun 	/* USB Interrupt Status: 0x13 Read-only */
191*4882a593Smuzhiyun 	u8	usb_int_status;
192*4882a593Smuzhiyun 	/* USB Interrupt Latch: 0x14 Read-only with auto-clear */
193*4882a593Smuzhiyun 	u8	usb_int_latch;
194*4882a593Smuzhiyun 	/* Debug: 0x15 Read-only */
195*4882a593Smuzhiyun 	u8	debug;
196*4882a593Smuzhiyun 	/* Scratch Register: 0x16 - 0x18 Read */
197*4882a593Smuzhiyun 	u8	scratch;		/* 0x16 Write */
198*4882a593Smuzhiyun 	u8	scratch_set;		/* 0x17 Set */
199*4882a593Smuzhiyun 	u8	scratch_clear;		/* 0x18 Clear */
200*4882a593Smuzhiyun 	/*
201*4882a593Smuzhiyun 	 * Optional Carkit registers:
202*4882a593Smuzhiyun 	 * Carkit Control: 0x19 - 0x1B Read
203*4882a593Smuzhiyun 	 */
204*4882a593Smuzhiyun 	u8	carkit_ctrl;		/* 0x19 Write */
205*4882a593Smuzhiyun 	u8	carkit_ctrl_set;	/* 0x1A Set */
206*4882a593Smuzhiyun 	u8	carkit_ctrl_clear;	/* 0x1B Clear */
207*4882a593Smuzhiyun 	/* Carkit Interrupt Delay: 0x1C Read, Write */
208*4882a593Smuzhiyun 	u8	carkit_int_delay;
209*4882a593Smuzhiyun 	/* Carkit Interrupt Enable: 0x1D - 0x1F Read */
210*4882a593Smuzhiyun 	u8	carkit_ie;		/* 0x1D Write */
211*4882a593Smuzhiyun 	u8	carkit_ie_set;		/* 0x1E Set */
212*4882a593Smuzhiyun 	u8	carkit_ie_clear;	/* 0x1F Clear */
213*4882a593Smuzhiyun 	/* Carkit Interrupt Status: 0x20 Read-only */
214*4882a593Smuzhiyun 	u8	carkit_int_status;
215*4882a593Smuzhiyun 	/* Carkit Interrupt Latch: 0x21 Read-only with auto-clear */
216*4882a593Smuzhiyun 	u8	carkit_int_latch;
217*4882a593Smuzhiyun 	/* Carkit Pulse Control: 0x22 - 0x24 Read */
218*4882a593Smuzhiyun 	u8	carkit_pulse_ctrl;		/* 0x22 Write */
219*4882a593Smuzhiyun 	u8	carkit_pulse_ctrl_set;		/* 0x23 Set */
220*4882a593Smuzhiyun 	u8	carkit_pulse_ctrl_clear;	/* 0x24 Clear */
221*4882a593Smuzhiyun 	/*
222*4882a593Smuzhiyun 	 * Other optional registers:
223*4882a593Smuzhiyun 	 * Transmit Positive Width: 0x25 Read, Write
224*4882a593Smuzhiyun 	 */
225*4882a593Smuzhiyun 	u8	transmit_pos_width;
226*4882a593Smuzhiyun 	/* Transmit Negative Width: 0x26 Read, Write */
227*4882a593Smuzhiyun 	u8	transmit_neg_width;
228*4882a593Smuzhiyun 	/* Receive Polarity Recovery: 0x27 Read, Write */
229*4882a593Smuzhiyun 	u8	recv_pol_recovery;
230*4882a593Smuzhiyun 	/*
231*4882a593Smuzhiyun 	 * Addresses 0x28 - 0x2E are reserved, so we use offsets
232*4882a593Smuzhiyun 	 * for immediate registers with higher addresses
233*4882a593Smuzhiyun 	 */
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun /*
237*4882a593Smuzhiyun  * Register Bits
238*4882a593Smuzhiyun  */
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /* Function Control */
241*4882a593Smuzhiyun #define ULPI_FC_XCVRSEL_MASK		(3 << 0)
242*4882a593Smuzhiyun #define ULPI_FC_HIGH_SPEED		(0 << 0)
243*4882a593Smuzhiyun #define ULPI_FC_FULL_SPEED		(1 << 0)
244*4882a593Smuzhiyun #define ULPI_FC_LOW_SPEED		(2 << 0)
245*4882a593Smuzhiyun #define ULPI_FC_FS4LS			(3 << 0)
246*4882a593Smuzhiyun #define ULPI_FC_TERMSELECT		(1 << 2)
247*4882a593Smuzhiyun #define ULPI_FC_OPMODE_MASK		(3 << 3)
248*4882a593Smuzhiyun #define ULPI_FC_OPMODE_NORMAL		(0 << 3)
249*4882a593Smuzhiyun #define ULPI_FC_OPMODE_NONDRIVING	(1 << 3)
250*4882a593Smuzhiyun #define ULPI_FC_OPMODE_DISABLE_NRZI	(2 << 3)
251*4882a593Smuzhiyun #define ULPI_FC_OPMODE_NOSYNC_NOEOP	(3 << 3)
252*4882a593Smuzhiyun #define ULPI_FC_RESET			(1 << 5)
253*4882a593Smuzhiyun #define ULPI_FC_SUSPENDM		(1 << 6)
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /* Interface Control */
256*4882a593Smuzhiyun #define ULPI_IFACE_6_PIN_SERIAL_MODE	(1 << 0)
257*4882a593Smuzhiyun #define ULPI_IFACE_3_PIN_SERIAL_MODE	(1 << 1)
258*4882a593Smuzhiyun #define ULPI_IFACE_CARKITMODE		(1 << 2)
259*4882a593Smuzhiyun #define ULPI_IFACE_CLOCKSUSPENDM	(1 << 3)
260*4882a593Smuzhiyun #define ULPI_IFACE_AUTORESUME		(1 << 4)
261*4882a593Smuzhiyun #define ULPI_IFACE_EXTVBUS_COMPLEMENT	(1 << 5)
262*4882a593Smuzhiyun #define ULPI_IFACE_PASSTHRU		(1 << 6)
263*4882a593Smuzhiyun #define ULPI_IFACE_PROTECT_IFC_DISABLE	(1 << 7)
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun /* OTG Control */
266*4882a593Smuzhiyun #define ULPI_OTG_ID_PULLUP		(1 << 0)
267*4882a593Smuzhiyun #define ULPI_OTG_DP_PULLDOWN		(1 << 1)
268*4882a593Smuzhiyun #define ULPI_OTG_DM_PULLDOWN		(1 << 2)
269*4882a593Smuzhiyun #define ULPI_OTG_DISCHRGVBUS		(1 << 3)
270*4882a593Smuzhiyun #define ULPI_OTG_CHRGVBUS		(1 << 4)
271*4882a593Smuzhiyun #define ULPI_OTG_DRVVBUS		(1 << 5)
272*4882a593Smuzhiyun #define ULPI_OTG_DRVVBUS_EXT		(1 << 6)
273*4882a593Smuzhiyun #define ULPI_OTG_EXTVBUSIND		(1 << 7)
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun /*
276*4882a593Smuzhiyun  * USB Interrupt Enable Rising,
277*4882a593Smuzhiyun  * USB Interrupt Enable Falling,
278*4882a593Smuzhiyun  * USB Interrupt Status and
279*4882a593Smuzhiyun  * USB Interrupt Latch
280*4882a593Smuzhiyun  */
281*4882a593Smuzhiyun #define ULPI_INT_HOST_DISCONNECT	(1 << 0)
282*4882a593Smuzhiyun #define ULPI_INT_VBUS_VALID		(1 << 1)
283*4882a593Smuzhiyun #define ULPI_INT_SESS_VALID		(1 << 2)
284*4882a593Smuzhiyun #define ULPI_INT_SESS_END		(1 << 3)
285*4882a593Smuzhiyun #define ULPI_INT_IDGRD			(1 << 4)
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /* Debug */
288*4882a593Smuzhiyun #define ULPI_DEBUG_LINESTATE0		(1 << 0)
289*4882a593Smuzhiyun #define ULPI_DEBUG_LINESTATE1		(1 << 1)
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun /* Carkit Control */
292*4882a593Smuzhiyun #define ULPI_CARKIT_CTRL_CARKITPWR		(1 << 0)
293*4882a593Smuzhiyun #define ULPI_CARKIT_CTRL_IDGNDDRV		(1 << 1)
294*4882a593Smuzhiyun #define ULPI_CARKIT_CTRL_TXDEN			(1 << 2)
295*4882a593Smuzhiyun #define ULPI_CARKIT_CTRL_RXDEN			(1 << 3)
296*4882a593Smuzhiyun #define ULPI_CARKIT_CTRL_SPKLEFTEN		(1 << 4)
297*4882a593Smuzhiyun #define ULPI_CARKIT_CTRL_SPKRIGHTEN		(1 << 5)
298*4882a593Smuzhiyun #define ULPI_CARKIT_CTRL_MICEN			(1 << 6)
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun /* Carkit Interrupt Enable */
301*4882a593Smuzhiyun #define ULPI_CARKIT_INT_EN_IDFLOAT_RISE		(1 << 0)
302*4882a593Smuzhiyun #define ULPI_CARKIT_INT_EN_IDFLOAT_FALL		(1 << 1)
303*4882a593Smuzhiyun #define ULPI_CARKIT_INT_EN_CARINTDET		(1 << 2)
304*4882a593Smuzhiyun #define ULPI_CARKIT_INT_EN_DP_RISE		(1 << 3)
305*4882a593Smuzhiyun #define ULPI_CARKIT_INT_EN_DP_FALL		(1 << 4)
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun /* Carkit Interrupt Status and Latch */
308*4882a593Smuzhiyun #define ULPI_CARKIT_INT_IDFLOAT			(1 << 0)
309*4882a593Smuzhiyun #define ULPI_CARKIT_INT_CARINTDET		(1 << 1)
310*4882a593Smuzhiyun #define ULPI_CARKIT_INT_DP			(1 << 2)
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun /* Carkit Pulse Control*/
313*4882a593Smuzhiyun #define ULPI_CARKIT_PLS_CTRL_TXPLSEN		(1 << 0)
314*4882a593Smuzhiyun #define ULPI_CARKIT_PLS_CTRL_RXPLSEN		(1 << 1)
315*4882a593Smuzhiyun #define ULPI_CARKIT_PLS_CTRL_SPKRLEFT_BIASEN	(1 << 2)
316*4882a593Smuzhiyun #define ULPI_CARKIT_PLS_CTRL_SPKRRIGHT_BIASEN	(1 << 3)
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun #endif /* __USB_ULPI_H__ */
320