xref: /OK3568_Linux_fs/u-boot/include/usb/ehci-ci.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2005, 2009 Freescale Semiconductor, Inc
3*4882a593Smuzhiyun  * Copyright (c) 2005 MontaVista Software
4*4882a593Smuzhiyun  * Copyright (c) 2008 Excito Elektronik i Sk=E5ne AB
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef _EHCI_CI_H
10*4882a593Smuzhiyun #define _EHCI_CI_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <asm/processor.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define CONTROL_REGISTER_W1C_MASK       0x00020000  /* W1C: PHY_CLK_VALID */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* Global offsets */
17*4882a593Smuzhiyun #define FSL_SKIP_PCI		0x100
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* offsets for the non-ehci registers in the FSL SOC USB controller */
20*4882a593Smuzhiyun #define FSL_SOC_USB_ULPIVP	0x170
21*4882a593Smuzhiyun #define FSL_SOC_USB_PORTSC1	0x184
22*4882a593Smuzhiyun #define PORT_PTS_MSK		(3 << 30)
23*4882a593Smuzhiyun #define PORT_PTS_UTMI		(0 << 30)
24*4882a593Smuzhiyun #define PORT_PTS_ULPI		(2 << 30)
25*4882a593Smuzhiyun #define PORT_PTS_SERIAL		(3 << 30)
26*4882a593Smuzhiyun #define PORT_PTS_PTW		(1 << 28)
27*4882a593Smuzhiyun #define PORT_PFSC		(1 << 24) /* Defined on Page 39-44 of the mpc5151 ERM */
28*4882a593Smuzhiyun #define PORT_PTS_PHCD		(1 << 23)
29*4882a593Smuzhiyun #define PORT_PP			(1 << 12)
30*4882a593Smuzhiyun #define PORT_PR			(1 << 8)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* USBMODE Register bits */
33*4882a593Smuzhiyun #define CM_IDLE			(0 << 0)
34*4882a593Smuzhiyun #define CM_RESERVED		(1 << 0)
35*4882a593Smuzhiyun #define CM_DEVICE		(2 << 0)
36*4882a593Smuzhiyun #define CM_HOST			(3 << 0)
37*4882a593Smuzhiyun #define ES_BE			(1 << 2)	/* Big Endian Select, default is LE */
38*4882a593Smuzhiyun #define USBMODE_RESERVED_2	(0 << 2)
39*4882a593Smuzhiyun #define SLOM			(1 << 3)
40*4882a593Smuzhiyun #define SDIS			(1 << 4)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* CONTROL Register bits */
43*4882a593Smuzhiyun #define ULPI_INT_EN		(1 << 0)
44*4882a593Smuzhiyun #define WU_INT_EN		(1 << 1)
45*4882a593Smuzhiyun #define USB_EN			(1 << 2)
46*4882a593Smuzhiyun #define LSF_EN			(1 << 3)
47*4882a593Smuzhiyun #define KEEP_OTG_ON		(1 << 4)
48*4882a593Smuzhiyun #define OTG_PORT		(1 << 5)
49*4882a593Smuzhiyun #define REFSEL_12MHZ		(0 << 6)
50*4882a593Smuzhiyun #define REFSEL_16MHZ		(1 << 6)
51*4882a593Smuzhiyun #define REFSEL_48MHZ		(2 << 6)
52*4882a593Smuzhiyun #define PLL_RESET		(1 << 8)
53*4882a593Smuzhiyun #define UTMI_PHY_EN		(1 << 9)
54*4882a593Smuzhiyun #define PHY_CLK_SEL_UTMI	(0 << 10)
55*4882a593Smuzhiyun #define PHY_CLK_SEL_ULPI	(1 << 10)
56*4882a593Smuzhiyun #define CLKIN_SEL_USB_CLK	(0 << 11)
57*4882a593Smuzhiyun #define CLKIN_SEL_USB_CLK2	(1 << 11)
58*4882a593Smuzhiyun #define CLKIN_SEL_SYS_CLK	(2 << 11)
59*4882a593Smuzhiyun #define CLKIN_SEL_SYS_CLK2	(3 << 11)
60*4882a593Smuzhiyun #define RESERVED_18		(0 << 13)
61*4882a593Smuzhiyun #define RESERVED_17		(0 << 14)
62*4882a593Smuzhiyun #define RESERVED_16		(0 << 15)
63*4882a593Smuzhiyun #define WU_INT			(1 << 16)
64*4882a593Smuzhiyun #define PHY_CLK_VALID		(1 << 17)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define FSL_SOC_USB_PORTSC2	0x188
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* OTG Status Control Register bits */
69*4882a593Smuzhiyun #define FSL_SOC_USB_OTGSC	0x1a4
70*4882a593Smuzhiyun #define CTRL_VBUS_DISCHARGE	(0x1<<0)
71*4882a593Smuzhiyun #define CTRL_VBUS_CHARGE	(0x1<<1)
72*4882a593Smuzhiyun #define CTRL_OTG_TERMINATION	(0x1<<3)
73*4882a593Smuzhiyun #define CTRL_DATA_PULSING	(0x1<<4)
74*4882a593Smuzhiyun #define CTRL_ID_PULL_EN		(0x1<<5)
75*4882a593Smuzhiyun #define HA_DATA_PULSE		(0x1<<6)
76*4882a593Smuzhiyun #define HA_BA			(0x1<<7)
77*4882a593Smuzhiyun #define STS_USB_ID		(0x1<<8)
78*4882a593Smuzhiyun #define STS_A_VBUS_VALID	(0x1<<9)
79*4882a593Smuzhiyun #define STS_A_SESSION_VALID	(0x1<<10)
80*4882a593Smuzhiyun #define STS_B_SESSION_VALID	(0x1<<11)
81*4882a593Smuzhiyun #define STS_B_SESSION_END	(0x1<<12)
82*4882a593Smuzhiyun #define STS_1MS_TOGGLE		(0x1<<13)
83*4882a593Smuzhiyun #define STS_DATA_PULSING	(0x1<<14)
84*4882a593Smuzhiyun #define INTSTS_USB_ID		(0x1<<16)
85*4882a593Smuzhiyun #define INTSTS_A_VBUS_VALID	(0x1<<17)
86*4882a593Smuzhiyun #define INTSTS_A_SESSION_VALID	(0x1<<18)
87*4882a593Smuzhiyun #define INTSTS_B_SESSION_VALID	(0x1<<19)
88*4882a593Smuzhiyun #define INTSTS_B_SESSION_END	(0x1<<20)
89*4882a593Smuzhiyun #define INTSTS_1MS		(0x1<<21)
90*4882a593Smuzhiyun #define INTSTS_DATA_PULSING	(0x1<<22)
91*4882a593Smuzhiyun #define INTR_USB_ID_EN		(0x1<<24)
92*4882a593Smuzhiyun #define INTR_A_VBUS_VALID_EN	(0x1<<25)
93*4882a593Smuzhiyun #define INTR_A_SESSION_VALID_EN (0x1<<26)
94*4882a593Smuzhiyun #define INTR_B_SESSION_VALID_EN (0x1<<27)
95*4882a593Smuzhiyun #define INTR_B_SESSION_END_EN	(0x1<<28)
96*4882a593Smuzhiyun #define INTR_1MS_TIMER_EN	(0x1<<29)
97*4882a593Smuzhiyun #define INTR_DATA_PULSING_EN	(0x1<<30)
98*4882a593Smuzhiyun #define INTSTS_MASK		(0x00ff0000)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define  INTERRUPT_ENABLE_BITS_MASK  \
101*4882a593Smuzhiyun 		(INTR_USB_ID_EN		| \
102*4882a593Smuzhiyun 		INTR_1MS_TIMER_EN	| \
103*4882a593Smuzhiyun 		INTR_A_VBUS_VALID_EN	| \
104*4882a593Smuzhiyun 		INTR_A_SESSION_VALID_EN | \
105*4882a593Smuzhiyun 		INTR_B_SESSION_VALID_EN | \
106*4882a593Smuzhiyun 		INTR_B_SESSION_END_EN	| \
107*4882a593Smuzhiyun 		INTR_DATA_PULSING_EN)
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define  INTERRUPT_STATUS_BITS_MASK  \
110*4882a593Smuzhiyun 		(INTSTS_USB_ID		| \
111*4882a593Smuzhiyun 		INTR_1MS_TIMER_EN	| \
112*4882a593Smuzhiyun 		INTSTS_A_VBUS_VALID	| \
113*4882a593Smuzhiyun 		INTSTS_A_SESSION_VALID  | \
114*4882a593Smuzhiyun 		INTSTS_B_SESSION_VALID  | \
115*4882a593Smuzhiyun 		INTSTS_B_SESSION_END	| \
116*4882a593Smuzhiyun 		INTSTS_DATA_PULSING)
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define FSL_SOC_USB_USBMODE	0x1a8
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define USBGENCTRL		0x200		/* NOTE: big endian */
121*4882a593Smuzhiyun #define GC_WU_INT_CLR		(1 << 5)	/* Wakeup int clear */
122*4882a593Smuzhiyun #define GC_ULPI_SEL		(1 << 4)	/* ULPI i/f select (usb0 only)*/
123*4882a593Smuzhiyun #define GC_PPP			(1 << 3)	/* Port Power Polarity */
124*4882a593Smuzhiyun #define GC_PFP			(1 << 2)	/* Power Fault Polarity */
125*4882a593Smuzhiyun #define GC_WU_ULPI_EN		(1 << 1)	/* Wakeup on ULPI event */
126*4882a593Smuzhiyun #define GC_WU_IE		(1 << 1)	/* Wakeup interrupt enable */
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define ISIPHYCTRL		0x204		/* NOTE: big endian */
129*4882a593Smuzhiyun #define PHYCTRL_PHYE		(1 << 4)	/* On-chip UTMI PHY enable */
130*4882a593Smuzhiyun #define PHYCTRL_BSENH		(1 << 3)	/* Bit Stuff Enable High */
131*4882a593Smuzhiyun #define PHYCTRL_BSEN		(1 << 2)	/* Bit Stuff Enable */
132*4882a593Smuzhiyun #define PHYCTRL_LSFE		(1 << 1)	/* Line State Filter Enable */
133*4882a593Smuzhiyun #define PHYCTRL_PXE		(1 << 0)	/* PHY oscillator enable */
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define FSL_SOC_USB_SNOOP1	0x400	/* NOTE: big-endian */
136*4882a593Smuzhiyun #define FSL_SOC_USB_SNOOP2	0x404	/* NOTE: big-endian */
137*4882a593Smuzhiyun #define FSL_SOC_USB_AGECNTTHRSH	0x408	/* NOTE: big-endian */
138*4882a593Smuzhiyun #define FSL_SOC_USB_PRICTRL	0x40c	/* NOTE: big-endian */
139*4882a593Smuzhiyun #define FSL_SOC_USB_SICTRL	0x410	/* NOTE: big-endian */
140*4882a593Smuzhiyun #define FSL_SOC_USB_CTRL	0x500	/* NOTE: big-endian */
141*4882a593Smuzhiyun #define SNOOP_SIZE_2GB		0x1e
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /* System Clock Control Register */
144*4882a593Smuzhiyun #define MPC83XX_SCCR_USB_MASK		0x00f00000
145*4882a593Smuzhiyun #define MPC83XX_SCCR_USB_DRCM_11	0x00300000
146*4882a593Smuzhiyun #define MPC83XX_SCCR_USB_DRCM_01	0x00100000
147*4882a593Smuzhiyun #define MPC83XX_SCCR_USB_DRCM_10	0x00200000
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #if defined(CONFIG_MPC83xx)
150*4882a593Smuzhiyun #define CONFIG_SYS_FSL_USB1_ADDR CONFIG_SYS_MPC83xx_USB1_ADDR
151*4882a593Smuzhiyun #if defined(CONFIG_MPC834x)
152*4882a593Smuzhiyun #define CONFIG_SYS_FSL_USB2_ADDR CONFIG_SYS_MPC83xx_USB2_ADDR
153*4882a593Smuzhiyun #else
154*4882a593Smuzhiyun #define CONFIG_SYS_FSL_USB2_ADDR	0
155*4882a593Smuzhiyun #endif
156*4882a593Smuzhiyun #elif defined(CONFIG_MPC85xx)
157*4882a593Smuzhiyun #define CONFIG_SYS_FSL_USB1_ADDR CONFIG_SYS_MPC85xx_USB1_ADDR
158*4882a593Smuzhiyun #define CONFIG_SYS_FSL_USB2_ADDR CONFIG_SYS_MPC85xx_USB2_ADDR
159*4882a593Smuzhiyun #elif defined(CONFIG_LS102XA) || defined(CONFIG_ARCH_LS1012A)
160*4882a593Smuzhiyun #define CONFIG_SYS_FSL_USB1_ADDR CONFIG_SYS_EHCI_USB1_ADDR
161*4882a593Smuzhiyun #define CONFIG_SYS_FSL_USB2_ADDR        0
162*4882a593Smuzhiyun #endif
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun  * Increasing TX FIFO threshold value from 2 to 4 decreases
166*4882a593Smuzhiyun  * data burst rate with which data packets are posted from the TX
167*4882a593Smuzhiyun  * latency FIFO to compensate for latencies in DDR pipeline during DMA
168*4882a593Smuzhiyun  */
169*4882a593Smuzhiyun #define TXFIFOTHRESH		4
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /*
172*4882a593Smuzhiyun  * USB Registers
173*4882a593Smuzhiyun  */
174*4882a593Smuzhiyun struct usb_ehci {
175*4882a593Smuzhiyun 	u32	id;		/* 0x000 - Identification register */
176*4882a593Smuzhiyun 	u32	hwgeneral;	/* 0x004 - General hardware parameters */
177*4882a593Smuzhiyun 	u32	hwhost;		/* 0x008 - Host hardware parameters */
178*4882a593Smuzhiyun 	u32	hwdevice;	/* 0x00C - Device hardware parameters  */
179*4882a593Smuzhiyun 	u32	hwtxbuf;	/* 0x010 - TX buffer hardware parameters */
180*4882a593Smuzhiyun 	u32	hwrxbuf;	/* 0x014 - RX buffer hardware parameters */
181*4882a593Smuzhiyun 	u8	res1[0x68];
182*4882a593Smuzhiyun 	u32	gptimer0_ld;	/* 0x080 - General Purpose Timer 0 load value */
183*4882a593Smuzhiyun 	u32	gptimer0_ctrl;	/* 0x084 - General Purpose Timer 0 control */
184*4882a593Smuzhiyun 	u32     gptimer1_ld;	/* 0x088 - General Purpose Timer 1 load value */
185*4882a593Smuzhiyun 	u32     gptimer1_ctrl;	/* 0x08C - General Purpose Timer 1 control */
186*4882a593Smuzhiyun 	u32	sbuscfg;	/* 0x090 - System Bus Interface Control */
187*4882a593Smuzhiyun 	u32	sbusstatus;	/* 0x094 - System Bus Interface Status */
188*4882a593Smuzhiyun 	u32	sbusmode;	/* 0x098 - System Bus Interface Mode */
189*4882a593Smuzhiyun 	u32	genconfig;	/* 0x09C - USB Core Configuration */
190*4882a593Smuzhiyun 	u32	genconfig2;	/* 0x0A0 - USB Core Configuration 2 */
191*4882a593Smuzhiyun 	u8	res2[0x5c];
192*4882a593Smuzhiyun 	u8	caplength;	/* 0x100 - Capability Register Length */
193*4882a593Smuzhiyun 	u8	res3[0x1];
194*4882a593Smuzhiyun 	u16	hciversion;	/* 0x102 - Host Interface Version */
195*4882a593Smuzhiyun 	u32	hcsparams;	/* 0x104 - Host Structural Parameters */
196*4882a593Smuzhiyun 	u32	hccparams;	/* 0x108 - Host Capability Parameters */
197*4882a593Smuzhiyun 	u8	res4[0x14];
198*4882a593Smuzhiyun 	u32	dciversion;	/* 0x120 - Device Interface Version */
199*4882a593Smuzhiyun 	u32	dciparams;	/* 0x124 - Device Controller Params */
200*4882a593Smuzhiyun 	u8	res5[0x18];
201*4882a593Smuzhiyun 	u32	usbcmd;		/* 0x140 - USB Command */
202*4882a593Smuzhiyun 	u32	usbsts;		/* 0x144 - USB Status */
203*4882a593Smuzhiyun 	u32	usbintr;	/* 0x148 - USB Interrupt Enable */
204*4882a593Smuzhiyun 	u32	frindex;	/* 0x14C - USB Frame Index */
205*4882a593Smuzhiyun 	u8	res6[0x4];
206*4882a593Smuzhiyun 	u32	perlistbase;	/* 0x154 - Periodic List Base
207*4882a593Smuzhiyun 					 - USB Device Address */
208*4882a593Smuzhiyun 	u32	ep_list_addr;	/* 0x158 - Next Asynchronous List
209*4882a593Smuzhiyun 					 - End Point Address */
210*4882a593Smuzhiyun 	u8	res7[0x4];
211*4882a593Smuzhiyun 	u32	burstsize;	/* 0x160 - Programmable Burst Size */
212*4882a593Smuzhiyun #define FSL_EHCI_TXPBURST(X)	((X) << 8)
213*4882a593Smuzhiyun #define FSL_EHCI_RXPBURST(X)	(X)
214*4882a593Smuzhiyun 	u32	txfilltuning;	/* 0x164 - Host TT Transmit
215*4882a593Smuzhiyun 					   pre-buffer packet tuning */
216*4882a593Smuzhiyun 	u8	res8[0x8];
217*4882a593Smuzhiyun 	u32	ulpi_viewpoint;	/* 0x170 - ULPI Reister Access */
218*4882a593Smuzhiyun 	u8	res9[0xc];
219*4882a593Smuzhiyun 	u32	config_flag;	/* 0x180 - Configured Flag Register */
220*4882a593Smuzhiyun 	u32	portsc;		/* 0x184 - Port status/control */
221*4882a593Smuzhiyun 	u8	res10[0x1C];
222*4882a593Smuzhiyun 	u32	otgsc;		/* 0x1a4 - Oo-The-Go status and control */
223*4882a593Smuzhiyun 	u32	usbmode;	/* 0x1a8 - USB Device Mode */
224*4882a593Smuzhiyun 	u32	epsetupstat;	/* 0x1ac - End Point Setup Status */
225*4882a593Smuzhiyun 	u32	epprime;	/* 0x1b0 - End Point Init Status */
226*4882a593Smuzhiyun 	u32	epflush;	/* 0x1b4 - End Point De-initlialize */
227*4882a593Smuzhiyun 	u32	epstatus;	/* 0x1b8 - End Point Status */
228*4882a593Smuzhiyun 	u32	epcomplete;	/* 0x1bc - End Point Complete */
229*4882a593Smuzhiyun 	u32	epctrl0;	/* 0x1c0 - End Point Control 0 */
230*4882a593Smuzhiyun 	u32	epctrl1;	/* 0x1c4 - End Point Control 1 */
231*4882a593Smuzhiyun 	u32	epctrl2;	/* 0x1c8 - End Point Control 2 */
232*4882a593Smuzhiyun 	u32	epctrl3;	/* 0x1cc - End Point Control 3 */
233*4882a593Smuzhiyun 	u32	epctrl4;	/* 0x1d0 - End Point Control 4 */
234*4882a593Smuzhiyun 	u32	epctrl5;	/* 0x1d4 - End Point Control 5 */
235*4882a593Smuzhiyun 	u8	res11[0x28];
236*4882a593Smuzhiyun 	u32	usbgenctrl;	/* 0x200 - USB General Control */
237*4882a593Smuzhiyun 	u32	isiphyctrl;	/* 0x204 - On-Chip PHY Control */
238*4882a593Smuzhiyun 	u8	res12[0x1F8];
239*4882a593Smuzhiyun 	u32	snoop1;		/* 0x400 - Snoop 1 */
240*4882a593Smuzhiyun 	u32	snoop2;		/* 0x404 - Snoop 2 */
241*4882a593Smuzhiyun 	u32	age_cnt_limit;	/* 0x408 - Age Count Threshold */
242*4882a593Smuzhiyun 	u32	prictrl;	/* 0x40c - Priority Control */
243*4882a593Smuzhiyun 	u32	sictrl;		/* 0x410 - System Interface Control */
244*4882a593Smuzhiyun 	u8	res13[0xEC];
245*4882a593Smuzhiyun 	u32	control;	/* 0x500 - Control */
246*4882a593Smuzhiyun 	u8	res14[0xafc];
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun /*
250*4882a593Smuzhiyun  * For MXC SOCs
251*4882a593Smuzhiyun  */
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun /* values for portsc field */
254*4882a593Smuzhiyun #define MXC_EHCI_PHY_LOW_POWER_SUSPEND	(1 << 23)
255*4882a593Smuzhiyun #define MXC_EHCI_FORCE_FS		(1 << 24)
256*4882a593Smuzhiyun #define MXC_EHCI_UTMI_8BIT		(0 << 28)
257*4882a593Smuzhiyun #define MXC_EHCI_UTMI_16BIT		(1 << 28)
258*4882a593Smuzhiyun #define MXC_EHCI_SERIAL			(1 << 29)
259*4882a593Smuzhiyun #define MXC_EHCI_MODE_UTMI		(0 << 30)
260*4882a593Smuzhiyun #define MXC_EHCI_MODE_PHILIPS		(1 << 30)
261*4882a593Smuzhiyun #define MXC_EHCI_MODE_ULPI		(2 << 30)
262*4882a593Smuzhiyun #define MXC_EHCI_MODE_SERIAL		(3 << 30)
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun /* values for flags field */
265*4882a593Smuzhiyun #define MXC_EHCI_INTERFACE_DIFF_UNI	(0 << 0)
266*4882a593Smuzhiyun #define MXC_EHCI_INTERFACE_DIFF_BI	(1 << 0)
267*4882a593Smuzhiyun #define MXC_EHCI_INTERFACE_SINGLE_UNI	(2 << 0)
268*4882a593Smuzhiyun #define MXC_EHCI_INTERFACE_SINGLE_BI	(3 << 0)
269*4882a593Smuzhiyun #define MXC_EHCI_INTERFACE_MASK		(0xf)
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun #define MXC_EHCI_POWER_PINS_ENABLED	(1 << 5)
272*4882a593Smuzhiyun #define MXC_EHCI_PWR_PIN_ACTIVE_HIGH	(1 << 6)
273*4882a593Smuzhiyun #define MXC_EHCI_OC_PIN_ACTIVE_LOW	(1 << 7)
274*4882a593Smuzhiyun #define MXC_EHCI_TTL_ENABLED		(1 << 8)
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun #define MXC_EHCI_INTERNAL_PHY		(1 << 9)
277*4882a593Smuzhiyun #define MXC_EHCI_IPPUE_DOWN		(1 << 10)
278*4882a593Smuzhiyun #define MXC_EHCI_IPPUE_UP		(1 << 11)
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun int usb_phy_mode(int port);
281*4882a593Smuzhiyun /* Board-specific initialization */
282*4882a593Smuzhiyun int board_ehci_hcd_init(int port);
283*4882a593Smuzhiyun int board_usb_phy_mode(int port);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun #endif /* _EHCI_CI_H */
286