1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2001 3*4882a593Smuzhiyun * Denis Peter, MPL AG Switzerland 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Most of these definitions are derived from 8*4882a593Smuzhiyun * linux/drivers/scsi/sym53c8xx_defs.h 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #ifndef _SYM53C8XX_DEFS_H 12*4882a593Smuzhiyun #define _SYM53C8XX_DEFS_H 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #define SCNTL0 0x00 /* full arb., ena parity, par->ATN */ 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #define SCNTL1 0x01 /* no reset */ 18*4882a593Smuzhiyun #define ISCON 0x10 /* connected to scsi */ 19*4882a593Smuzhiyun #define CRST 0x08 /* force reset */ 20*4882a593Smuzhiyun #define IARB 0x02 /* immediate arbitration */ 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #define SCNTL2 0x02 /* no disconnect expected */ 23*4882a593Smuzhiyun #define SDU 0x80 /* cmd: disconnect will raise error */ 24*4882a593Smuzhiyun #define CHM 0x40 /* sta: chained mode */ 25*4882a593Smuzhiyun #define WSS 0x08 /* sta: wide scsi send [W]*/ 26*4882a593Smuzhiyun #define WSR 0x01 /* sta: wide scsi received [W]*/ 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define SCNTL3 0x03 /* cnf system clock dependent */ 29*4882a593Smuzhiyun #define EWS 0x08 /* cmd: enable wide scsi [W]*/ 30*4882a593Smuzhiyun #define ULTRA 0x80 /* cmd: ULTRA enable */ 31*4882a593Smuzhiyun /* bits 0-2, 7 rsvd for C1010 */ 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define SCID 0x04 /* cnf host adapter scsi address */ 34*4882a593Smuzhiyun #define RRE 0x40 /* r/w:e enable response to resel. */ 35*4882a593Smuzhiyun #define SRE 0x20 /* r/w:e enable response to select */ 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun #define SXFER 0x05 /* ### Sync speed and count */ 38*4882a593Smuzhiyun /* bits 6-7 rsvd for C1010 */ 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #define SDID 0x06 /* ### Destination-ID */ 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun #define GPREG 0x07 /* ??? IO-Pins */ 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define SFBR 0x08 /* ### First byte in phase */ 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun #define SOCL 0x09 47*4882a593Smuzhiyun #define CREQ 0x80 /* r/w: SCSI-REQ */ 48*4882a593Smuzhiyun #define CACK 0x40 /* r/w: SCSI-ACK */ 49*4882a593Smuzhiyun #define CBSY 0x20 /* r/w: SCSI-BSY */ 50*4882a593Smuzhiyun #define CSEL 0x10 /* r/w: SCSI-SEL */ 51*4882a593Smuzhiyun #define CATN 0x08 /* r/w: SCSI-ATN */ 52*4882a593Smuzhiyun #define CMSG 0x04 /* r/w: SCSI-MSG */ 53*4882a593Smuzhiyun #define CC_D 0x02 /* r/w: SCSI-C_D */ 54*4882a593Smuzhiyun #define CI_O 0x01 /* r/w: SCSI-I_O */ 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define SSID 0x0a 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun #define SBCL 0x0b 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define DSTAT 0x0c 61*4882a593Smuzhiyun #define DFE 0x80 /* sta: dma fifo empty */ 62*4882a593Smuzhiyun #define MDPE 0x40 /* int: master data parity error */ 63*4882a593Smuzhiyun #define BF 0x20 /* int: script: bus fault */ 64*4882a593Smuzhiyun #define ABRT 0x10 /* int: script: command aborted */ 65*4882a593Smuzhiyun #define SSI 0x08 /* int: script: single step */ 66*4882a593Smuzhiyun #define SIR 0x04 /* int: script: interrupt instruct. */ 67*4882a593Smuzhiyun #define IID 0x01 /* int: script: illegal instruct. */ 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #define SSTAT0 0x0d 70*4882a593Smuzhiyun #define ILF 0x80 /* sta: data in SIDL register lsb */ 71*4882a593Smuzhiyun #define ORF 0x40 /* sta: data in SODR register lsb */ 72*4882a593Smuzhiyun #define OLF 0x20 /* sta: data in SODL register lsb */ 73*4882a593Smuzhiyun #define AIP 0x10 /* sta: arbitration in progress */ 74*4882a593Smuzhiyun #define LOA 0x08 /* sta: arbitration lost */ 75*4882a593Smuzhiyun #define WOA 0x04 /* sta: arbitration won */ 76*4882a593Smuzhiyun #define IRST 0x02 /* sta: scsi reset signal */ 77*4882a593Smuzhiyun #define SDP 0x01 /* sta: scsi parity signal */ 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun #define SSTAT1 0x0e 80*4882a593Smuzhiyun #define FF3210 0xf0 /* sta: bytes in the scsi fifo */ 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun #define SSTAT2 0x0f 83*4882a593Smuzhiyun #define ILF1 0x80 /* sta: data in SIDL register msb[W]*/ 84*4882a593Smuzhiyun #define ORF1 0x40 /* sta: data in SODR register msb[W]*/ 85*4882a593Smuzhiyun #define OLF1 0x20 /* sta: data in SODL register msb[W]*/ 86*4882a593Smuzhiyun #define DM 0x04 /* sta: DIFFSENS mismatch (895/6 only) */ 87*4882a593Smuzhiyun #define LDSC 0x02 /* sta: disconnect & reconnect */ 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define DSA 0x10 /* --> Base page */ 90*4882a593Smuzhiyun #define DSA1 0x11 91*4882a593Smuzhiyun #define DSA2 0x12 92*4882a593Smuzhiyun #define DSA3 0x13 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define ISTAT 0x14 /* --> Main Command and status */ 95*4882a593Smuzhiyun #define CABRT 0x80 /* cmd: abort current operation */ 96*4882a593Smuzhiyun #define SRST 0x40 /* mod: reset chip */ 97*4882a593Smuzhiyun #define SIGP 0x20 /* r/w: message from host to ncr */ 98*4882a593Smuzhiyun #define SEM 0x10 /* r/w: message between host + ncr */ 99*4882a593Smuzhiyun #define CON 0x08 /* sta: connected to scsi */ 100*4882a593Smuzhiyun #define INTF 0x04 /* sta: int on the fly (reset by wr)*/ 101*4882a593Smuzhiyun #define SIP 0x02 /* sta: scsi-interrupt */ 102*4882a593Smuzhiyun #define DIP 0x01 /* sta: host/script interrupt */ 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define CTEST0 0x18 106*4882a593Smuzhiyun #define CTEST1 0x19 107*4882a593Smuzhiyun #define CTEST2 0x1a 108*4882a593Smuzhiyun #define CSIGP 0x40 109*4882a593Smuzhiyun /* bits 0-2,7 rsvd for C1010 */ 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #define CTEST3 0x1b 112*4882a593Smuzhiyun #define FLF 0x08 /* cmd: flush dma fifo */ 113*4882a593Smuzhiyun #define CLF 0x04 /* cmd: clear dma fifo */ 114*4882a593Smuzhiyun #define FM 0x02 /* mod: fetch pin mode */ 115*4882a593Smuzhiyun #define WRIE 0x01 /* mod: write and invalidate enable */ 116*4882a593Smuzhiyun /* bits 4-7 rsvd for C1010 */ 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #define DFIFO 0x20 119*4882a593Smuzhiyun #define CTEST4 0x21 120*4882a593Smuzhiyun #define BDIS 0x80 /* mod: burst disable */ 121*4882a593Smuzhiyun #define MPEE 0x08 /* mod: master parity error enable */ 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun #define CTEST5 0x22 124*4882a593Smuzhiyun #define DFS 0x20 /* mod: dma fifo size */ 125*4882a593Smuzhiyun /* bits 0-1, 3-7 rsvd for C1010 */ 126*4882a593Smuzhiyun #define CTEST6 0x23 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #define DBC 0x24 /* ### Byte count and command */ 129*4882a593Smuzhiyun #define DNAD 0x28 /* ### Next command register */ 130*4882a593Smuzhiyun #define DSP 0x2c /* --> Script Pointer */ 131*4882a593Smuzhiyun #define DSPS 0x30 /* --> Script pointer save/opcode#2 */ 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define SCRATCHA 0x34 /* Temporary register a */ 134*4882a593Smuzhiyun #define SCRATCHA1 0x35 135*4882a593Smuzhiyun #define SCRATCHA2 0x36 136*4882a593Smuzhiyun #define SCRATCHA3 0x37 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun #define DMODE 0x38 139*4882a593Smuzhiyun #define BL_2 0x80 /* mod: burst length shift value +2 */ 140*4882a593Smuzhiyun #define BL_1 0x40 /* mod: burst length shift value +1 */ 141*4882a593Smuzhiyun #define ERL 0x08 /* mod: enable read line */ 142*4882a593Smuzhiyun #define ERMP 0x04 /* mod: enable read multiple */ 143*4882a593Smuzhiyun #define BOF 0x02 /* mod: burst op code fetch */ 144*4882a593Smuzhiyun #define MAN 0x01 /* mod: manual start */ 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun #define DIEN 0x39 147*4882a593Smuzhiyun #define SBR 0x3a 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define DCNTL 0x3b /* --> Script execution control */ 150*4882a593Smuzhiyun #define CLSE 0x80 /* mod: cache line size enable */ 151*4882a593Smuzhiyun #define PFF 0x40 /* cmd: pre-fetch flush */ 152*4882a593Smuzhiyun #define PFEN 0x20 /* mod: pre-fetch enable */ 153*4882a593Smuzhiyun #define SSM 0x10 /* mod: single step mode */ 154*4882a593Smuzhiyun #define IRQM 0x08 /* mod: irq mode (1 = totem pole !) */ 155*4882a593Smuzhiyun #define STD 0x04 /* cmd: start dma mode */ 156*4882a593Smuzhiyun #define IRQD 0x02 /* mod: irq disable */ 157*4882a593Smuzhiyun #define NOCOM 0x01 /* cmd: protect sfbr while reselect */ 158*4882a593Smuzhiyun /* bits 0-1 rsvd for C1010 */ 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #define ADDER 0x3c 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun #define SIEN 0x40 /* -->: interrupt enable */ 163*4882a593Smuzhiyun #define SIST 0x42 /* <--: interrupt status */ 164*4882a593Smuzhiyun #define SBMC 0x1000/* sta: SCSI Bus Mode Change (895/6 only) */ 165*4882a593Smuzhiyun #define STO 0x0400/* sta: timeout (select) */ 166*4882a593Smuzhiyun #define GEN 0x0200/* sta: timeout (general) */ 167*4882a593Smuzhiyun #define HTH 0x0100/* sta: timeout (handshake) */ 168*4882a593Smuzhiyun #define MA 0x80 /* sta: phase mismatch */ 169*4882a593Smuzhiyun #define CMP 0x40 /* sta: arbitration complete */ 170*4882a593Smuzhiyun #define SEL 0x20 /* sta: selected by another device */ 171*4882a593Smuzhiyun #define RSL 0x10 /* sta: reselected by another device*/ 172*4882a593Smuzhiyun #define SGE 0x08 /* sta: gross error (over/underflow)*/ 173*4882a593Smuzhiyun #define UDC 0x04 /* sta: unexpected disconnect */ 174*4882a593Smuzhiyun #define RST 0x02 /* sta: scsi bus reset detected */ 175*4882a593Smuzhiyun #define PAR 0x01 /* sta: scsi parity error */ 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun #define SLPAR 0x44 178*4882a593Smuzhiyun #define SWIDE 0x45 179*4882a593Smuzhiyun #define MACNTL 0x46 180*4882a593Smuzhiyun #define GPCNTL 0x47 181*4882a593Smuzhiyun #define STIME0 0x48 /* cmd: timeout for select&handshake*/ 182*4882a593Smuzhiyun #define STIME1 0x49 /* cmd: timeout user defined */ 183*4882a593Smuzhiyun #define RESPID 0x4a /* sta: Reselect-IDs */ 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun #define STEST0 0x4c 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #define STEST1 0x4d 188*4882a593Smuzhiyun #define SCLK 0x80 /* Use the PCI clock as SCSI clock */ 189*4882a593Smuzhiyun #define DBLEN 0x08 /* clock doubler running */ 190*4882a593Smuzhiyun #define DBLSEL 0x04 /* clock doubler selected */ 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun #define STEST2 0x4e 194*4882a593Smuzhiyun #define ROF 0x40 /* reset scsi offset (after gross error!) */ 195*4882a593Smuzhiyun #define EXT 0x02 /* extended filtering */ 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun #define STEST3 0x4f 198*4882a593Smuzhiyun #define TE 0x80 /* c: tolerAnt enable */ 199*4882a593Smuzhiyun #define HSC 0x20 /* c: Halt SCSI Clock */ 200*4882a593Smuzhiyun #define CSF 0x02 /* c: clear scsi fifo */ 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun #define SIDL 0x50 /* Lowlevel: latched from scsi data */ 203*4882a593Smuzhiyun #define STEST4 0x52 204*4882a593Smuzhiyun #define SMODE 0xc0 /* SCSI bus mode (895/6 only) */ 205*4882a593Smuzhiyun #define SMODE_HVD 0x40 /* High Voltage Differential */ 206*4882a593Smuzhiyun #define SMODE_SE 0x80 /* Single Ended */ 207*4882a593Smuzhiyun #define SMODE_LVD 0xc0 /* Low Voltage Differential */ 208*4882a593Smuzhiyun #define LCKFRQ 0x20 /* Frequency Lock (895/6 only) */ 209*4882a593Smuzhiyun /* bits 0-5 rsvd for C1010 */ 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun #define SODL 0x54 /* Lowlevel: data out to scsi data */ 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #define SBDL 0x58 /* Lowlevel: data from scsi data */ 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun /*----------------------------------------------------------- 217*4882a593Smuzhiyun ** 218*4882a593Smuzhiyun ** Utility macros for the script. 219*4882a593Smuzhiyun ** 220*4882a593Smuzhiyun **----------------------------------------------------------- 221*4882a593Smuzhiyun */ 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun #define REG(r) (r) 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun /*----------------------------------------------------------- 226*4882a593Smuzhiyun ** 227*4882a593Smuzhiyun ** SCSI phases 228*4882a593Smuzhiyun ** 229*4882a593Smuzhiyun ** DT phases illegal for ncr driver. 230*4882a593Smuzhiyun ** 231*4882a593Smuzhiyun **----------------------------------------------------------- 232*4882a593Smuzhiyun */ 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun #define SCR_DATA_OUT 0x00000000 235*4882a593Smuzhiyun #define SCR_DATA_IN 0x01000000 236*4882a593Smuzhiyun #define SCR_COMMAND 0x02000000 237*4882a593Smuzhiyun #define SCR_STATUS 0x03000000 238*4882a593Smuzhiyun #define SCR_DT_DATA_OUT 0x04000000 239*4882a593Smuzhiyun #define SCR_DT_DATA_IN 0x05000000 240*4882a593Smuzhiyun #define SCR_MSG_OUT 0x06000000 241*4882a593Smuzhiyun #define SCR_MSG_IN 0x07000000 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun #define SCR_ILG_OUT 0x04000000 244*4882a593Smuzhiyun #define SCR_ILG_IN 0x05000000 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun /*----------------------------------------------------------- 247*4882a593Smuzhiyun ** 248*4882a593Smuzhiyun ** Data transfer via SCSI. 249*4882a593Smuzhiyun ** 250*4882a593Smuzhiyun **----------------------------------------------------------- 251*4882a593Smuzhiyun ** 252*4882a593Smuzhiyun ** MOVE_ABS (LEN) 253*4882a593Smuzhiyun ** <<start address>> 254*4882a593Smuzhiyun ** 255*4882a593Smuzhiyun ** MOVE_IND (LEN) 256*4882a593Smuzhiyun ** <<dnad_offset>> 257*4882a593Smuzhiyun ** 258*4882a593Smuzhiyun ** MOVE_TBL 259*4882a593Smuzhiyun ** <<dnad_offset>> 260*4882a593Smuzhiyun ** 261*4882a593Smuzhiyun **----------------------------------------------------------- 262*4882a593Smuzhiyun */ 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun #define OPC_MOVE 0x08000000 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun #define SCR_MOVE_ABS(l) ((0x00000000 | OPC_MOVE) | (l)) 267*4882a593Smuzhiyun #define SCR_MOVE_IND(l) ((0x20000000 | OPC_MOVE) | (l)) 268*4882a593Smuzhiyun #define SCR_MOVE_TBL (0x10000000 | OPC_MOVE) 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun #define SCR_CHMOV_ABS(l) ((0x00000000) | (l)) 271*4882a593Smuzhiyun #define SCR_CHMOV_IND(l) ((0x20000000) | (l)) 272*4882a593Smuzhiyun #define SCR_CHMOV_TBL (0x10000000) 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun /*----------------------------------------------------------- 276*4882a593Smuzhiyun ** 277*4882a593Smuzhiyun ** Selection 278*4882a593Smuzhiyun ** 279*4882a593Smuzhiyun **----------------------------------------------------------- 280*4882a593Smuzhiyun ** 281*4882a593Smuzhiyun ** SEL_ABS | SCR_ID (0..15) [ | REL_JMP] 282*4882a593Smuzhiyun ** <<alternate_address>> 283*4882a593Smuzhiyun ** 284*4882a593Smuzhiyun ** SEL_TBL | << dnad_offset>> [ | REL_JMP] 285*4882a593Smuzhiyun ** <<alternate_address>> 286*4882a593Smuzhiyun ** 287*4882a593Smuzhiyun **----------------------------------------------------------- 288*4882a593Smuzhiyun */ 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun #define SCR_SEL_ABS 0x40000000 291*4882a593Smuzhiyun #define SCR_SEL_ABS_ATN 0x41000000 292*4882a593Smuzhiyun #define SCR_SEL_TBL 0x42000000 293*4882a593Smuzhiyun #define SCR_SEL_TBL_ATN 0x43000000 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun #define SCR_JMP_REL 0x04000000 297*4882a593Smuzhiyun #define SCR_ID(id) (((unsigned long)(id)) << 16) 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun /*----------------------------------------------------------- 300*4882a593Smuzhiyun ** 301*4882a593Smuzhiyun ** Waiting for Disconnect or Reselect 302*4882a593Smuzhiyun ** 303*4882a593Smuzhiyun **----------------------------------------------------------- 304*4882a593Smuzhiyun ** 305*4882a593Smuzhiyun ** WAIT_DISC 306*4882a593Smuzhiyun ** dummy: <<alternate_address>> 307*4882a593Smuzhiyun ** 308*4882a593Smuzhiyun ** WAIT_RESEL 309*4882a593Smuzhiyun ** <<alternate_address>> 310*4882a593Smuzhiyun ** 311*4882a593Smuzhiyun **----------------------------------------------------------- 312*4882a593Smuzhiyun */ 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun #define SCR_WAIT_DISC 0x48000000 315*4882a593Smuzhiyun #define SCR_WAIT_RESEL 0x50000000 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun /*----------------------------------------------------------- 318*4882a593Smuzhiyun ** 319*4882a593Smuzhiyun ** Bit Set / Reset 320*4882a593Smuzhiyun ** 321*4882a593Smuzhiyun **----------------------------------------------------------- 322*4882a593Smuzhiyun ** 323*4882a593Smuzhiyun ** SET (flags {|.. }) 324*4882a593Smuzhiyun ** 325*4882a593Smuzhiyun ** CLR (flags {|.. }) 326*4882a593Smuzhiyun ** 327*4882a593Smuzhiyun **----------------------------------------------------------- 328*4882a593Smuzhiyun */ 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun #define SCR_SET(f) (0x58000000 | (f)) 331*4882a593Smuzhiyun #define SCR_CLR(f) (0x60000000 | (f)) 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun #define SCR_CARRY 0x00000400 334*4882a593Smuzhiyun #define SCR_TRG 0x00000200 335*4882a593Smuzhiyun #define SCR_ACK 0x00000040 336*4882a593Smuzhiyun #define SCR_ATN 0x00000008 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun /*----------------------------------------------------------- 340*4882a593Smuzhiyun ** 341*4882a593Smuzhiyun ** Memory to memory move 342*4882a593Smuzhiyun ** 343*4882a593Smuzhiyun **----------------------------------------------------------- 344*4882a593Smuzhiyun ** 345*4882a593Smuzhiyun ** COPY (bytecount) 346*4882a593Smuzhiyun ** << source_address >> 347*4882a593Smuzhiyun ** << destination_address >> 348*4882a593Smuzhiyun ** 349*4882a593Smuzhiyun ** SCR_COPY sets the NO FLUSH option by default. 350*4882a593Smuzhiyun ** SCR_COPY_F does not set this option. 351*4882a593Smuzhiyun ** 352*4882a593Smuzhiyun ** For chips which do not support this option, 353*4882a593Smuzhiyun ** ncr_copy_and_bind() will remove this bit. 354*4882a593Smuzhiyun **----------------------------------------------------------- 355*4882a593Smuzhiyun */ 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun #define SCR_NO_FLUSH 0x01000000 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun #define SCR_COPY(n) (0xc0000000 | SCR_NO_FLUSH | (n)) 360*4882a593Smuzhiyun #define SCR_COPY_F(n) (0xc0000000 | (n)) 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun /*----------------------------------------------------------- 363*4882a593Smuzhiyun ** 364*4882a593Smuzhiyun ** Register move and binary operations 365*4882a593Smuzhiyun ** 366*4882a593Smuzhiyun **----------------------------------------------------------- 367*4882a593Smuzhiyun ** 368*4882a593Smuzhiyun ** SFBR_REG (reg, op, data) reg = SFBR op data 369*4882a593Smuzhiyun ** << 0 >> 370*4882a593Smuzhiyun ** 371*4882a593Smuzhiyun ** REG_SFBR (reg, op, data) SFBR = reg op data 372*4882a593Smuzhiyun ** << 0 >> 373*4882a593Smuzhiyun ** 374*4882a593Smuzhiyun ** REG_REG (reg, op, data) reg = reg op data 375*4882a593Smuzhiyun ** << 0 >> 376*4882a593Smuzhiyun ** 377*4882a593Smuzhiyun **----------------------------------------------------------- 378*4882a593Smuzhiyun ** On 810A, 860, 825A, 875, 895 and 896 chips the content 379*4882a593Smuzhiyun ** of SFBR register can be used as data (SCR_SFBR_DATA). 380*4882a593Smuzhiyun ** The 896 has additionnal IO registers starting at 381*4882a593Smuzhiyun ** offset 0x80. Bit 7 of register offset is stored in 382*4882a593Smuzhiyun ** bit 7 of the SCRIPTS instruction first DWORD. 383*4882a593Smuzhiyun **----------------------------------------------------------- 384*4882a593Smuzhiyun */ 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun #define SCR_REG_OFS(ofs) ((((ofs) & 0x7f) << 16ul)) /* + ((ofs) & 0x80)) */ 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun #define SCR_SFBR_REG(reg,op,data) \ 389*4882a593Smuzhiyun (0x68000000 | (SCR_REG_OFS(REG(reg))) | (op) | (((data)&0xff)<<8ul)) 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun #define SCR_REG_SFBR(reg,op,data) \ 392*4882a593Smuzhiyun (0x70000000 | (SCR_REG_OFS(REG(reg))) | (op) | (((data)&0xff)<<8ul)) 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun #define SCR_REG_REG(reg,op,data) \ 395*4882a593Smuzhiyun (0x78000000 | (SCR_REG_OFS(REG(reg))) | (op) | (((data)&0xff)<<8ul)) 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun #define SCR_LOAD 0x00000000 399*4882a593Smuzhiyun #define SCR_SHL 0x01000000 400*4882a593Smuzhiyun #define SCR_OR 0x02000000 401*4882a593Smuzhiyun #define SCR_XOR 0x03000000 402*4882a593Smuzhiyun #define SCR_AND 0x04000000 403*4882a593Smuzhiyun #define SCR_SHR 0x05000000 404*4882a593Smuzhiyun #define SCR_ADD 0x06000000 405*4882a593Smuzhiyun #define SCR_ADDC 0x07000000 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun #define SCR_SFBR_DATA (0x00800000>>8ul) /* Use SFBR as data */ 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun /*----------------------------------------------------------- 410*4882a593Smuzhiyun ** 411*4882a593Smuzhiyun ** FROM_REG (reg) SFBR = reg 412*4882a593Smuzhiyun ** << 0 >> 413*4882a593Smuzhiyun ** 414*4882a593Smuzhiyun ** TO_REG (reg) reg = SFBR 415*4882a593Smuzhiyun ** << 0 >> 416*4882a593Smuzhiyun ** 417*4882a593Smuzhiyun ** LOAD_REG (reg, data) reg = <data> 418*4882a593Smuzhiyun ** << 0 >> 419*4882a593Smuzhiyun ** 420*4882a593Smuzhiyun ** LOAD_SFBR(data) SFBR = <data> 421*4882a593Smuzhiyun ** << 0 >> 422*4882a593Smuzhiyun ** 423*4882a593Smuzhiyun **----------------------------------------------------------- 424*4882a593Smuzhiyun */ 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun #define SCR_FROM_REG(reg) \ 427*4882a593Smuzhiyun SCR_REG_SFBR(reg,SCR_OR,0) 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun #define SCR_TO_REG(reg) \ 430*4882a593Smuzhiyun SCR_SFBR_REG(reg,SCR_OR,0) 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun #define SCR_LOAD_REG(reg,data) \ 433*4882a593Smuzhiyun SCR_REG_REG(reg,SCR_LOAD,data) 434*4882a593Smuzhiyun 435*4882a593Smuzhiyun #define SCR_LOAD_SFBR(data) \ 436*4882a593Smuzhiyun (SCR_REG_SFBR (gpreg, SCR_LOAD, data)) 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun /*----------------------------------------------------------- 439*4882a593Smuzhiyun ** 440*4882a593Smuzhiyun ** LOAD from memory to register. 441*4882a593Smuzhiyun ** STORE from register to memory. 442*4882a593Smuzhiyun ** 443*4882a593Smuzhiyun ** Only supported by 810A, 860, 825A, 875, 895 and 896. 444*4882a593Smuzhiyun ** 445*4882a593Smuzhiyun **----------------------------------------------------------- 446*4882a593Smuzhiyun ** 447*4882a593Smuzhiyun ** LOAD_ABS (LEN) 448*4882a593Smuzhiyun ** <<start address>> 449*4882a593Smuzhiyun ** 450*4882a593Smuzhiyun ** LOAD_REL (LEN) (DSA relative) 451*4882a593Smuzhiyun ** <<dsa_offset>> 452*4882a593Smuzhiyun ** 453*4882a593Smuzhiyun **----------------------------------------------------------- 454*4882a593Smuzhiyun */ 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun #define SCR_REG_OFS2(ofs) (((ofs) & 0xff) << 16ul) 457*4882a593Smuzhiyun #define SCR_NO_FLUSH2 0x02000000 458*4882a593Smuzhiyun #define SCR_DSA_REL2 0x10000000 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun #define SCR_LOAD_R(reg, how, n) \ 461*4882a593Smuzhiyun (0xe1000000 | how | (SCR_REG_OFS2(REG(reg))) | (n)) 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun #define SCR_STORE_R(reg, how, n) \ 464*4882a593Smuzhiyun (0xe0000000 | how | (SCR_REG_OFS2(REG(reg))) | (n)) 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun #define SCR_LOAD_ABS(reg, n) SCR_LOAD_R(reg, SCR_NO_FLUSH2, n) 467*4882a593Smuzhiyun #define SCR_LOAD_REL(reg, n) SCR_LOAD_R(reg, SCR_NO_FLUSH2|SCR_DSA_REL2, n) 468*4882a593Smuzhiyun #define SCR_LOAD_ABS_F(reg, n) SCR_LOAD_R(reg, 0, n) 469*4882a593Smuzhiyun #define SCR_LOAD_REL_F(reg, n) SCR_LOAD_R(reg, SCR_DSA_REL2, n) 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun #define SCR_STORE_ABS(reg, n) SCR_STORE_R(reg, SCR_NO_FLUSH2, n) 472*4882a593Smuzhiyun #define SCR_STORE_REL(reg, n) SCR_STORE_R(reg, SCR_NO_FLUSH2|SCR_DSA_REL2,n) 473*4882a593Smuzhiyun #define SCR_STORE_ABS_F(reg, n) SCR_STORE_R(reg, 0, n) 474*4882a593Smuzhiyun #define SCR_STORE_REL_F(reg, n) SCR_STORE_R(reg, SCR_DSA_REL2, n) 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun /*----------------------------------------------------------- 478*4882a593Smuzhiyun ** 479*4882a593Smuzhiyun ** Waiting for Disconnect or Reselect 480*4882a593Smuzhiyun ** 481*4882a593Smuzhiyun **----------------------------------------------------------- 482*4882a593Smuzhiyun ** 483*4882a593Smuzhiyun ** JUMP [ | IFTRUE/IFFALSE ( ... ) ] 484*4882a593Smuzhiyun ** <<address>> 485*4882a593Smuzhiyun ** 486*4882a593Smuzhiyun ** JUMPR [ | IFTRUE/IFFALSE ( ... ) ] 487*4882a593Smuzhiyun ** <<distance>> 488*4882a593Smuzhiyun ** 489*4882a593Smuzhiyun ** CALL [ | IFTRUE/IFFALSE ( ... ) ] 490*4882a593Smuzhiyun ** <<address>> 491*4882a593Smuzhiyun ** 492*4882a593Smuzhiyun ** CALLR [ | IFTRUE/IFFALSE ( ... ) ] 493*4882a593Smuzhiyun ** <<distance>> 494*4882a593Smuzhiyun ** 495*4882a593Smuzhiyun ** RETURN [ | IFTRUE/IFFALSE ( ... ) ] 496*4882a593Smuzhiyun ** <<dummy>> 497*4882a593Smuzhiyun ** 498*4882a593Smuzhiyun ** INT [ | IFTRUE/IFFALSE ( ... ) ] 499*4882a593Smuzhiyun ** <<ident>> 500*4882a593Smuzhiyun ** 501*4882a593Smuzhiyun ** INT_FLY [ | IFTRUE/IFFALSE ( ... ) ] 502*4882a593Smuzhiyun ** <<ident>> 503*4882a593Smuzhiyun ** 504*4882a593Smuzhiyun ** Conditions: 505*4882a593Smuzhiyun ** WHEN (phase) 506*4882a593Smuzhiyun ** IF (phase) 507*4882a593Smuzhiyun ** CARRYSET 508*4882a593Smuzhiyun ** DATA (data, mask) 509*4882a593Smuzhiyun ** 510*4882a593Smuzhiyun **----------------------------------------------------------- 511*4882a593Smuzhiyun */ 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun #define SCR_NO_OP 0x80000000 514*4882a593Smuzhiyun #define SCR_JUMP 0x80080000 515*4882a593Smuzhiyun #define SCR_JUMP64 0x80480000 516*4882a593Smuzhiyun #define SCR_JUMPR 0x80880000 517*4882a593Smuzhiyun #define SCR_CALL 0x88080000 518*4882a593Smuzhiyun #define SCR_CALLR 0x88880000 519*4882a593Smuzhiyun #define SCR_RETURN 0x90080000 520*4882a593Smuzhiyun #define SCR_INT 0x98080000 521*4882a593Smuzhiyun #define SCR_INT_FLY 0x98180000 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun #define IFFALSE(arg) (0x00080000 | (arg)) 524*4882a593Smuzhiyun #define IFTRUE(arg) (0x00000000 | (arg)) 525*4882a593Smuzhiyun 526*4882a593Smuzhiyun #define WHEN(phase) (0x00030000 | (phase)) 527*4882a593Smuzhiyun #define IF(phase) (0x00020000 | (phase)) 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun #define DATA(D) (0x00040000 | ((D) & 0xff)) 530*4882a593Smuzhiyun #define MASK(D,M) (0x00040000 | (((M ^ 0xff) & 0xff) << 8ul)|((D) & 0xff)) 531*4882a593Smuzhiyun 532*4882a593Smuzhiyun #define CARRYSET (0x00200000) 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun #define SIR_COMPLETE 0x10000000 536*4882a593Smuzhiyun /* script errors */ 537*4882a593Smuzhiyun #define SIR_SEL_ATN_NO_MSG_OUT 0x00000001 538*4882a593Smuzhiyun #define SIR_CMD_OUT_ILL_PH 0x00000002 539*4882a593Smuzhiyun #define SIR_STATUS_ILL_PH 0x00000003 540*4882a593Smuzhiyun #define SIR_MSG_RECEIVED 0x00000004 541*4882a593Smuzhiyun #define SIR_DATA_IN_ERR 0x00000005 542*4882a593Smuzhiyun #define SIR_DATA_OUT_ERR 0x00000006 543*4882a593Smuzhiyun #define SIR_SCRIPT_ERROR 0x00000007 544*4882a593Smuzhiyun #define SIR_MSG_OUT_NO_CMD 0x00000008 545*4882a593Smuzhiyun #define SIR_MSG_OVER7 0x00000009 546*4882a593Smuzhiyun /* Fly interrupt */ 547*4882a593Smuzhiyun #define INT_ON_FY 0x00000080 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun /* Hardware errors are defined in scsi.h */ 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun #define SCSI_IDENTIFY 0xC0 552*4882a593Smuzhiyun 553*4882a593Smuzhiyun #endif 554