xref: /OK3568_Linux_fs/u-boot/include/pci.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
3*4882a593Smuzhiyun  * Andreas Heppel <aheppel@sysgo.de>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * (C) Copyright 2002
6*4882a593Smuzhiyun  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifndef _PCI_H
12*4882a593Smuzhiyun #define _PCI_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define PCI_CFG_SPACE_SIZE	256
15*4882a593Smuzhiyun #define PCI_CFG_SPACE_EXP_SIZE	4096
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * Under PCI, each device has 256 bytes of configuration address space,
19*4882a593Smuzhiyun  * of which the first 64 bytes are standardized as follows:
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun #define PCI_VENDOR_ID		0x00	/* 16 bits */
22*4882a593Smuzhiyun #define PCI_DEVICE_ID		0x02	/* 16 bits */
23*4882a593Smuzhiyun #define PCI_COMMAND		0x04	/* 16 bits */
24*4882a593Smuzhiyun #define  PCI_COMMAND_IO		0x1	/* Enable response in I/O space */
25*4882a593Smuzhiyun #define  PCI_COMMAND_MEMORY	0x2	/* Enable response in Memory space */
26*4882a593Smuzhiyun #define  PCI_COMMAND_MASTER	0x4	/* Enable bus mastering */
27*4882a593Smuzhiyun #define  PCI_COMMAND_SPECIAL	0x8	/* Enable response to special cycles */
28*4882a593Smuzhiyun #define  PCI_COMMAND_INVALIDATE 0x10	/* Use memory write and invalidate */
29*4882a593Smuzhiyun #define  PCI_COMMAND_VGA_PALETTE 0x20	/* Enable palette snooping */
30*4882a593Smuzhiyun #define  PCI_COMMAND_PARITY	0x40	/* Enable parity checking */
31*4882a593Smuzhiyun #define  PCI_COMMAND_WAIT	0x80	/* Enable address/data stepping */
32*4882a593Smuzhiyun #define  PCI_COMMAND_SERR	0x100	/* Enable SERR */
33*4882a593Smuzhiyun #define  PCI_COMMAND_FAST_BACK	0x200	/* Enable back-to-back writes */
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define PCI_STATUS		0x06	/* 16 bits */
36*4882a593Smuzhiyun #define  PCI_STATUS_CAP_LIST	0x10	/* Support Capability List */
37*4882a593Smuzhiyun #define  PCI_STATUS_66MHZ	0x20	/* Support 66 Mhz PCI 2.1 bus */
38*4882a593Smuzhiyun #define  PCI_STATUS_UDF		0x40	/* Support User Definable Features [obsolete] */
39*4882a593Smuzhiyun #define  PCI_STATUS_FAST_BACK	0x80	/* Accept fast-back to back */
40*4882a593Smuzhiyun #define  PCI_STATUS_PARITY	0x100	/* Detected parity error */
41*4882a593Smuzhiyun #define  PCI_STATUS_DEVSEL_MASK 0x600	/* DEVSEL timing */
42*4882a593Smuzhiyun #define  PCI_STATUS_DEVSEL_FAST 0x000
43*4882a593Smuzhiyun #define  PCI_STATUS_DEVSEL_MEDIUM 0x200
44*4882a593Smuzhiyun #define  PCI_STATUS_DEVSEL_SLOW 0x400
45*4882a593Smuzhiyun #define  PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */
46*4882a593Smuzhiyun #define  PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */
47*4882a593Smuzhiyun #define  PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */
48*4882a593Smuzhiyun #define  PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */
49*4882a593Smuzhiyun #define  PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define PCI_CLASS_REVISION	0x08	/* High 24 bits are class, low 8
52*4882a593Smuzhiyun 					   revision */
53*4882a593Smuzhiyun #define PCI_REVISION_ID		0x08	/* Revision ID */
54*4882a593Smuzhiyun #define PCI_CLASS_PROG		0x09	/* Reg. Level Programming Interface */
55*4882a593Smuzhiyun #define PCI_CLASS_DEVICE	0x0a	/* Device class */
56*4882a593Smuzhiyun #define PCI_CLASS_CODE		0x0b	/* Device class code */
57*4882a593Smuzhiyun #define  PCI_CLASS_CODE_TOO_OLD	0x00
58*4882a593Smuzhiyun #define  PCI_CLASS_CODE_STORAGE 0x01
59*4882a593Smuzhiyun #define  PCI_CLASS_CODE_NETWORK 0x02
60*4882a593Smuzhiyun #define  PCI_CLASS_CODE_DISPLAY	0x03
61*4882a593Smuzhiyun #define  PCI_CLASS_CODE_MULTIMEDIA 0x04
62*4882a593Smuzhiyun #define  PCI_CLASS_CODE_MEMORY	0x05
63*4882a593Smuzhiyun #define  PCI_CLASS_CODE_BRIDGE	0x06
64*4882a593Smuzhiyun #define  PCI_CLASS_CODE_COMM	0x07
65*4882a593Smuzhiyun #define  PCI_CLASS_CODE_PERIPHERAL 0x08
66*4882a593Smuzhiyun #define  PCI_CLASS_CODE_INPUT	0x09
67*4882a593Smuzhiyun #define  PCI_CLASS_CODE_DOCKING	0x0A
68*4882a593Smuzhiyun #define  PCI_CLASS_CODE_PROCESSOR 0x0B
69*4882a593Smuzhiyun #define  PCI_CLASS_CODE_SERIAL	0x0C
70*4882a593Smuzhiyun #define  PCI_CLASS_CODE_WIRELESS 0x0D
71*4882a593Smuzhiyun #define  PCI_CLASS_CODE_I2O	0x0E
72*4882a593Smuzhiyun #define  PCI_CLASS_CODE_SATELLITE 0x0F
73*4882a593Smuzhiyun #define  PCI_CLASS_CODE_CRYPTO	0x10
74*4882a593Smuzhiyun #define  PCI_CLASS_CODE_DATA	0x11
75*4882a593Smuzhiyun /* Base Class 0x12 - 0xFE is reserved */
76*4882a593Smuzhiyun #define  PCI_CLASS_CODE_OTHER	0xFF
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define PCI_CLASS_SUB_CODE	0x0a	/* Device sub-class code */
79*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_TOO_OLD_NOTVGA	0x00
80*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_TOO_OLD_VGA		0x01
81*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_STORAGE_SCSI	0x00
82*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_STORAGE_IDE		0x01
83*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_STORAGE_FLOPPY	0x02
84*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_STORAGE_IPIBUS	0x03
85*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_STORAGE_RAID	0x04
86*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_STORAGE_ATA		0x05
87*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_STORAGE_SATA	0x06
88*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_STORAGE_SAS		0x07
89*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_STORAGE_OTHER	0x80
90*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_NETWORK_ETHERNET	0x00
91*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_NETWORK_TOKENRING	0x01
92*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_NETWORK_FDDI	0x02
93*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_NETWORK_ATM		0x03
94*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_NETWORK_ISDN	0x04
95*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_NETWORK_WORLDFIP	0x05
96*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_NETWORK_PICMG	0x06
97*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_NETWORK_OTHER	0x80
98*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_DISPLAY_VGA		0x00
99*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_DISPLAY_XGA		0x01
100*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_DISPLAY_3D		0x02
101*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_DISPLAY_OTHER	0x80
102*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_MULTIMEDIA_VIDEO	0x00
103*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_MULTIMEDIA_AUDIO	0x01
104*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_MULTIMEDIA_PHONE	0x02
105*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_MULTIMEDIA_OTHER	0x80
106*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_MEMORY_RAM		0x00
107*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_MEMORY_FLASH	0x01
108*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_MEMORY_OTHER	0x80
109*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_BRIDGE_HOST		0x00
110*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_BRIDGE_ISA		0x01
111*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_BRIDGE_EISA		0x02
112*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_BRIDGE_MCA		0x03
113*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_BRIDGE_PCI		0x04
114*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_BRIDGE_PCMCIA	0x05
115*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_BRIDGE_NUBUS	0x06
116*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_BRIDGE_CARDBUS	0x07
117*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_BRIDGE_RACEWAY	0x08
118*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_BRIDGE_SEMI_PCI	0x09
119*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_BRIDGE_INFINIBAND	0x0A
120*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_BRIDGE_OTHER	0x80
121*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_COMM_SERIAL		0x00
122*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_COMM_PARALLEL	0x01
123*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_COMM_MULTIPORT	0x02
124*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_COMM_MODEM		0x03
125*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_COMM_GPIB		0x04
126*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_COMM_SMARTCARD	0x05
127*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_COMM_OTHER		0x80
128*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_PERIPHERAL_PIC	0x00
129*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_PERIPHERAL_DMA	0x01
130*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_PERIPHERAL_TIMER	0x02
131*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_PERIPHERAL_RTC	0x03
132*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_PERIPHERAL_HOTPLUG	0x04
133*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_PERIPHERAL_SD	0x05
134*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_PERIPHERAL_OTHER	0x80
135*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_INPUT_KEYBOARD	0x00
136*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_INPUT_DIGITIZER	0x01
137*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_INPUT_MOUSE		0x02
138*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_INPUT_SCANNER	0x03
139*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_INPUT_GAMEPORT	0x04
140*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_INPUT_OTHER		0x80
141*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_DOCKING_GENERIC	0x00
142*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_DOCKING_OTHER	0x80
143*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_PROCESSOR_386	0x00
144*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_PROCESSOR_486	0x01
145*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_PROCESSOR_PENTIUM	0x02
146*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_PROCESSOR_ALPHA	0x10
147*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_PROCESSOR_POWERPC	0x20
148*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_PROCESSOR_MIPS	0x30
149*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_PROCESSOR_COPROC	0x40
150*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_SERIAL_1394		0x00
151*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_SERIAL_ACCESSBUS	0x01
152*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_SERIAL_SSA		0x02
153*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_SERIAL_USB		0x03
154*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_SERIAL_FIBRECHAN	0x04
155*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_SERIAL_SMBUS	0x05
156*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_SERIAL_INFINIBAND	0x06
157*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_SERIAL_IPMI		0x07
158*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_SERIAL_SERCOS	0x08
159*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_SERIAL_CANBUS	0x09
160*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_WIRELESS_IRDA	0x00
161*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_WIRELESS_IR		0x01
162*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_WIRELESS_RF		0x10
163*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_WIRELESS_BLUETOOTH	0x11
164*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_WIRELESS_BROADBAND	0x12
165*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_WIRELESS_80211A	0x20
166*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_WIRELESS_80211B	0x21
167*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_WIRELESS_OTHER	0x80
168*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_I2O_V1_0		0x00
169*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_SATELLITE_TV	0x01
170*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_SATELLITE_AUDIO	0x02
171*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_SATELLITE_VOICE	0x03
172*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_SATELLITE_DATA	0x04
173*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_CRYPTO_NETWORK	0x00
174*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_CRYPTO_ENTERTAINMENT 0x10
175*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_CRYPTO_OTHER	0x80
176*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_DATA_DPIO		0x00
177*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_DATA_PERFCNTR	0x01
178*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_DATA_COMMSYNC	0x10
179*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_DATA_MGMT		0x20
180*4882a593Smuzhiyun #define  PCI_CLASS_SUB_CODE_DATA_OTHER		0x80
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun #define PCI_CACHE_LINE_SIZE	0x0c	/* 8 bits */
183*4882a593Smuzhiyun #define PCI_LATENCY_TIMER	0x0d	/* 8 bits */
184*4882a593Smuzhiyun #define PCI_HEADER_TYPE		0x0e	/* 8 bits */
185*4882a593Smuzhiyun #define  PCI_HEADER_TYPE_NORMAL 0
186*4882a593Smuzhiyun #define  PCI_HEADER_TYPE_BRIDGE 1
187*4882a593Smuzhiyun #define  PCI_HEADER_TYPE_CARDBUS 2
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define PCI_BIST		0x0f	/* 8 bits */
190*4882a593Smuzhiyun #define PCI_BIST_CODE_MASK	0x0f	/* Return result */
191*4882a593Smuzhiyun #define PCI_BIST_START		0x40	/* 1 to start BIST, 2 secs or less */
192*4882a593Smuzhiyun #define PCI_BIST_CAPABLE	0x80	/* 1 if BIST capable */
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun /*
195*4882a593Smuzhiyun  * Base addresses specify locations in memory or I/O space.
196*4882a593Smuzhiyun  * Decoded size can be determined by writing a value of
197*4882a593Smuzhiyun  * 0xffffffff to the register, and reading it back.  Only
198*4882a593Smuzhiyun  * 1 bits are decoded.
199*4882a593Smuzhiyun  */
200*4882a593Smuzhiyun #define PCI_BASE_ADDRESS_0	0x10	/* 32 bits */
201*4882a593Smuzhiyun #define PCI_BASE_ADDRESS_1	0x14	/* 32 bits [htype 0,1 only] */
202*4882a593Smuzhiyun #define PCI_BASE_ADDRESS_2	0x18	/* 32 bits [htype 0 only] */
203*4882a593Smuzhiyun #define PCI_BASE_ADDRESS_3	0x1c	/* 32 bits */
204*4882a593Smuzhiyun #define PCI_BASE_ADDRESS_4	0x20	/* 32 bits */
205*4882a593Smuzhiyun #define PCI_BASE_ADDRESS_5	0x24	/* 32 bits */
206*4882a593Smuzhiyun #define  PCI_BASE_ADDRESS_SPACE 0x01	/* 0 = memory, 1 = I/O */
207*4882a593Smuzhiyun #define  PCI_BASE_ADDRESS_SPACE_IO 0x01
208*4882a593Smuzhiyun #define  PCI_BASE_ADDRESS_SPACE_MEMORY 0x00
209*4882a593Smuzhiyun #define  PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06
210*4882a593Smuzhiyun #define  PCI_BASE_ADDRESS_MEM_TYPE_32	0x00	/* 32 bit address */
211*4882a593Smuzhiyun #define  PCI_BASE_ADDRESS_MEM_TYPE_1M	0x02	/* Below 1M [obsolete] */
212*4882a593Smuzhiyun #define  PCI_BASE_ADDRESS_MEM_TYPE_64	0x04	/* 64 bit address */
213*4882a593Smuzhiyun #define  PCI_BASE_ADDRESS_MEM_PREFETCH	0x08	/* prefetchable? */
214*4882a593Smuzhiyun #define  PCI_BASE_ADDRESS_MEM_MASK	(~0x0fULL)
215*4882a593Smuzhiyun #define  PCI_BASE_ADDRESS_IO_MASK	(~0x03ULL)
216*4882a593Smuzhiyun /* bit 1 is reserved if address_space = 1 */
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun /* Header type 0 (normal devices) */
219*4882a593Smuzhiyun #define PCI_CARDBUS_CIS		0x28
220*4882a593Smuzhiyun #define PCI_SUBSYSTEM_VENDOR_ID 0x2c
221*4882a593Smuzhiyun #define PCI_SUBSYSTEM_ID	0x2e
222*4882a593Smuzhiyun #define PCI_ROM_ADDRESS		0x30	/* Bits 31..11 are address, 10..1 reserved */
223*4882a593Smuzhiyun #define  PCI_ROM_ADDRESS_ENABLE 0x01
224*4882a593Smuzhiyun #define PCI_ROM_ADDRESS_MASK	(~0x7ffULL)
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun #define PCI_CAPABILITY_LIST	0x34	/* Offset of first capability list entry */
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /* 0x35-0x3b are reserved */
229*4882a593Smuzhiyun #define PCI_INTERRUPT_LINE	0x3c	/* 8 bits */
230*4882a593Smuzhiyun #define PCI_INTERRUPT_PIN	0x3d	/* 8 bits */
231*4882a593Smuzhiyun #define PCI_MIN_GNT		0x3e	/* 8 bits */
232*4882a593Smuzhiyun #define PCI_MAX_LAT		0x3f	/* 8 bits */
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #define PCI_INTERRUPT_LINE_DISABLE	0xff
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun /* Header type 1 (PCI-to-PCI bridges) */
237*4882a593Smuzhiyun #define PCI_PRIMARY_BUS		0x18	/* Primary bus number */
238*4882a593Smuzhiyun #define PCI_SECONDARY_BUS	0x19	/* Secondary bus number */
239*4882a593Smuzhiyun #define PCI_SUBORDINATE_BUS	0x1a	/* Highest bus number behind the bridge */
240*4882a593Smuzhiyun #define PCI_SEC_LATENCY_TIMER	0x1b	/* Latency timer for secondary interface */
241*4882a593Smuzhiyun #define PCI_IO_BASE		0x1c	/* I/O range behind the bridge */
242*4882a593Smuzhiyun #define PCI_IO_LIMIT		0x1d
243*4882a593Smuzhiyun #define  PCI_IO_RANGE_TYPE_MASK 0x0f	/* I/O bridging type */
244*4882a593Smuzhiyun #define  PCI_IO_RANGE_TYPE_16	0x00
245*4882a593Smuzhiyun #define  PCI_IO_RANGE_TYPE_32	0x01
246*4882a593Smuzhiyun #define  PCI_IO_RANGE_MASK	~0x0f
247*4882a593Smuzhiyun #define PCI_SEC_STATUS		0x1e	/* Secondary status register, only bit 14 used */
248*4882a593Smuzhiyun #define PCI_MEMORY_BASE		0x20	/* Memory range behind */
249*4882a593Smuzhiyun #define PCI_MEMORY_LIMIT	0x22
250*4882a593Smuzhiyun #define  PCI_MEMORY_RANGE_TYPE_MASK 0x0f
251*4882a593Smuzhiyun #define  PCI_MEMORY_RANGE_MASK	~0x0f
252*4882a593Smuzhiyun #define PCI_PREF_MEMORY_BASE	0x24	/* Prefetchable memory range behind */
253*4882a593Smuzhiyun #define PCI_PREF_MEMORY_LIMIT	0x26
254*4882a593Smuzhiyun #define  PCI_PREF_RANGE_TYPE_MASK 0x0f
255*4882a593Smuzhiyun #define  PCI_PREF_RANGE_TYPE_32 0x00
256*4882a593Smuzhiyun #define  PCI_PREF_RANGE_TYPE_64 0x01
257*4882a593Smuzhiyun #define  PCI_PREF_RANGE_MASK	~0x0f
258*4882a593Smuzhiyun #define PCI_PREF_BASE_UPPER32	0x28	/* Upper half of prefetchable memory range */
259*4882a593Smuzhiyun #define PCI_PREF_LIMIT_UPPER32	0x2c
260*4882a593Smuzhiyun #define PCI_IO_BASE_UPPER16	0x30	/* Upper half of I/O addresses */
261*4882a593Smuzhiyun #define PCI_IO_LIMIT_UPPER16	0x32
262*4882a593Smuzhiyun /* 0x34 same as for htype 0 */
263*4882a593Smuzhiyun /* 0x35-0x3b is reserved */
264*4882a593Smuzhiyun #define PCI_ROM_ADDRESS1	0x38	/* Same as PCI_ROM_ADDRESS, but for htype 1 */
265*4882a593Smuzhiyun /* 0x3c-0x3d are same as for htype 0 */
266*4882a593Smuzhiyun #define PCI_BRIDGE_CONTROL	0x3e
267*4882a593Smuzhiyun #define  PCI_BRIDGE_CTL_PARITY	0x01	/* Enable parity detection on secondary interface */
268*4882a593Smuzhiyun #define  PCI_BRIDGE_CTL_SERR	0x02	/* The same for SERR forwarding */
269*4882a593Smuzhiyun #define  PCI_BRIDGE_CTL_NO_ISA	0x04	/* Disable bridging of ISA ports */
270*4882a593Smuzhiyun #define  PCI_BRIDGE_CTL_VGA	0x08	/* Forward VGA addresses */
271*4882a593Smuzhiyun #define  PCI_BRIDGE_CTL_MASTER_ABORT 0x20  /* Report master aborts */
272*4882a593Smuzhiyun #define  PCI_BRIDGE_CTL_BUS_RESET 0x40	/* Secondary bus reset */
273*4882a593Smuzhiyun #define  PCI_BRIDGE_CTL_FAST_BACK 0x80	/* Fast Back2Back enabled on secondary interface */
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun /* From 440ep */
276*4882a593Smuzhiyun #define PCI_ERREN       0x48     /* Error Enable */
277*4882a593Smuzhiyun #define PCI_ERRSTS      0x49     /* Error Status */
278*4882a593Smuzhiyun #define PCI_BRDGOPT1    0x4A     /* PCI Bridge Options 1 */
279*4882a593Smuzhiyun #define PCI_PLBSESR0    0x4C     /* PCI PLB Slave Error Syndrome 0 */
280*4882a593Smuzhiyun #define PCI_PLBSESR1    0x50     /* PCI PLB Slave Error Syndrome 1 */
281*4882a593Smuzhiyun #define PCI_PLBSEAR     0x54     /* PCI PLB Slave Error Address */
282*4882a593Smuzhiyun #define PCI_CAPID       0x58     /* Capability Identifier */
283*4882a593Smuzhiyun #define PCI_NEXTITEMPTR 0x59     /* Next Item Pointer */
284*4882a593Smuzhiyun #define PCI_PMC         0x5A     /* Power Management Capabilities */
285*4882a593Smuzhiyun #define PCI_PMCSR       0x5C     /* Power Management Control Status */
286*4882a593Smuzhiyun #define PCI_PMCSRBSE    0x5E     /* PMCSR PCI to PCI Bridge Support Extensions */
287*4882a593Smuzhiyun #define PCI_BRDGOPT2    0x60     /* PCI Bridge Options 2 */
288*4882a593Smuzhiyun #define PCI_PMSCRR      0x64     /* Power Management State Change Request Re. */
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun /* Header type 2 (CardBus bridges) */
291*4882a593Smuzhiyun #define PCI_CB_CAPABILITY_LIST	0x14
292*4882a593Smuzhiyun /* 0x15 reserved */
293*4882a593Smuzhiyun #define PCI_CB_SEC_STATUS	0x16	/* Secondary status */
294*4882a593Smuzhiyun #define PCI_CB_PRIMARY_BUS	0x18	/* PCI bus number */
295*4882a593Smuzhiyun #define PCI_CB_CARD_BUS		0x19	/* CardBus bus number */
296*4882a593Smuzhiyun #define PCI_CB_SUBORDINATE_BUS	0x1a	/* Subordinate bus number */
297*4882a593Smuzhiyun #define PCI_CB_LATENCY_TIMER	0x1b	/* CardBus latency timer */
298*4882a593Smuzhiyun #define PCI_CB_MEMORY_BASE_0	0x1c
299*4882a593Smuzhiyun #define PCI_CB_MEMORY_LIMIT_0	0x20
300*4882a593Smuzhiyun #define PCI_CB_MEMORY_BASE_1	0x24
301*4882a593Smuzhiyun #define PCI_CB_MEMORY_LIMIT_1	0x28
302*4882a593Smuzhiyun #define PCI_CB_IO_BASE_0	0x2c
303*4882a593Smuzhiyun #define PCI_CB_IO_BASE_0_HI	0x2e
304*4882a593Smuzhiyun #define PCI_CB_IO_LIMIT_0	0x30
305*4882a593Smuzhiyun #define PCI_CB_IO_LIMIT_0_HI	0x32
306*4882a593Smuzhiyun #define PCI_CB_IO_BASE_1	0x34
307*4882a593Smuzhiyun #define PCI_CB_IO_BASE_1_HI	0x36
308*4882a593Smuzhiyun #define PCI_CB_IO_LIMIT_1	0x38
309*4882a593Smuzhiyun #define PCI_CB_IO_LIMIT_1_HI	0x3a
310*4882a593Smuzhiyun #define  PCI_CB_IO_RANGE_MASK	~0x03
311*4882a593Smuzhiyun /* 0x3c-0x3d are same as for htype 0 */
312*4882a593Smuzhiyun #define PCI_CB_BRIDGE_CONTROL	0x3e
313*4882a593Smuzhiyun #define  PCI_CB_BRIDGE_CTL_PARITY	0x01	/* Similar to standard bridge control register */
314*4882a593Smuzhiyun #define  PCI_CB_BRIDGE_CTL_SERR		0x02
315*4882a593Smuzhiyun #define  PCI_CB_BRIDGE_CTL_ISA		0x04
316*4882a593Smuzhiyun #define  PCI_CB_BRIDGE_CTL_VGA		0x08
317*4882a593Smuzhiyun #define  PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20
318*4882a593Smuzhiyun #define  PCI_CB_BRIDGE_CTL_CB_RESET	0x40	/* CardBus reset */
319*4882a593Smuzhiyun #define  PCI_CB_BRIDGE_CTL_16BIT_INT	0x80	/* Enable interrupt for 16-bit cards */
320*4882a593Smuzhiyun #define  PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100	/* Prefetch enable for both memory regions */
321*4882a593Smuzhiyun #define  PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200
322*4882a593Smuzhiyun #define  PCI_CB_BRIDGE_CTL_POST_WRITES	0x400
323*4882a593Smuzhiyun #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40
324*4882a593Smuzhiyun #define PCI_CB_SUBSYSTEM_ID	0x42
325*4882a593Smuzhiyun #define PCI_CB_LEGACY_MODE_BASE 0x44	/* 16-bit PC Card legacy mode base address (ExCa) */
326*4882a593Smuzhiyun /* 0x48-0x7f reserved */
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun /* Capability lists */
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun #define PCI_CAP_LIST_ID		0	/* Capability ID */
331*4882a593Smuzhiyun #define  PCI_CAP_ID_PM		0x01	/* Power Management */
332*4882a593Smuzhiyun #define  PCI_CAP_ID_AGP		0x02	/* Accelerated Graphics Port */
333*4882a593Smuzhiyun #define  PCI_CAP_ID_VPD		0x03	/* Vital Product Data */
334*4882a593Smuzhiyun #define  PCI_CAP_ID_SLOTID	0x04	/* Slot Identification */
335*4882a593Smuzhiyun #define  PCI_CAP_ID_MSI		0x05	/* Message Signalled Interrupts */
336*4882a593Smuzhiyun #define  PCI_CAP_ID_CHSWP	0x06	/* CompactPCI HotSwap */
337*4882a593Smuzhiyun #define  PCI_CAP_ID_EXP 	0x10	/* PCI Express */
338*4882a593Smuzhiyun #define PCI_CAP_LIST_NEXT	1	/* Next capability in the list */
339*4882a593Smuzhiyun #define PCI_CAP_FLAGS		2	/* Capability defined flags (16 bits) */
340*4882a593Smuzhiyun #define PCI_CAP_SIZEOF		4
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun /* Power Management Registers */
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun #define  PCI_PM_CAP_VER_MASK	0x0007	/* Version */
345*4882a593Smuzhiyun #define  PCI_PM_CAP_PME_CLOCK	0x0008	/* PME clock required */
346*4882a593Smuzhiyun #define  PCI_PM_CAP_AUX_POWER	0x0010	/* Auxilliary power support */
347*4882a593Smuzhiyun #define  PCI_PM_CAP_DSI		0x0020	/* Device specific initialization */
348*4882a593Smuzhiyun #define  PCI_PM_CAP_D1		0x0200	/* D1 power state support */
349*4882a593Smuzhiyun #define  PCI_PM_CAP_D2		0x0400	/* D2 power state support */
350*4882a593Smuzhiyun #define  PCI_PM_CAP_PME		0x0800	/* PME pin supported */
351*4882a593Smuzhiyun #define PCI_PM_CTRL		4	/* PM control and status register */
352*4882a593Smuzhiyun #define  PCI_PM_CTRL_STATE_MASK 0x0003	/* Current power state (D0 to D3) */
353*4882a593Smuzhiyun #define  PCI_PM_CTRL_PME_ENABLE 0x0100	/* PME pin enable */
354*4882a593Smuzhiyun #define  PCI_PM_CTRL_DATA_SEL_MASK	0x1e00	/* Data select (??) */
355*4882a593Smuzhiyun #define  PCI_PM_CTRL_DATA_SCALE_MASK	0x6000	/* Data scale (??) */
356*4882a593Smuzhiyun #define  PCI_PM_CTRL_PME_STATUS 0x8000	/* PME pin status */
357*4882a593Smuzhiyun #define PCI_PM_PPB_EXTENSIONS	6	/* PPB support extensions (??) */
358*4882a593Smuzhiyun #define  PCI_PM_PPB_B2_B3	0x40	/* Stop clock when in D3hot (??) */
359*4882a593Smuzhiyun #define  PCI_PM_BPCC_ENABLE	0x80	/* Bus power/clock control enable (??) */
360*4882a593Smuzhiyun #define PCI_PM_DATA_REGISTER	7	/* (??) */
361*4882a593Smuzhiyun #define PCI_PM_SIZEOF		8
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun /* AGP registers */
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun #define PCI_AGP_VERSION		2	/* BCD version number */
366*4882a593Smuzhiyun #define PCI_AGP_RFU		3	/* Rest of capability flags */
367*4882a593Smuzhiyun #define PCI_AGP_STATUS		4	/* Status register */
368*4882a593Smuzhiyun #define  PCI_AGP_STATUS_RQ_MASK 0xff000000	/* Maximum number of requests - 1 */
369*4882a593Smuzhiyun #define  PCI_AGP_STATUS_SBA	0x0200	/* Sideband addressing supported */
370*4882a593Smuzhiyun #define  PCI_AGP_STATUS_64BIT	0x0020	/* 64-bit addressing supported */
371*4882a593Smuzhiyun #define  PCI_AGP_STATUS_FW	0x0010	/* FW transfers supported */
372*4882a593Smuzhiyun #define  PCI_AGP_STATUS_RATE4	0x0004	/* 4x transfer rate supported */
373*4882a593Smuzhiyun #define  PCI_AGP_STATUS_RATE2	0x0002	/* 2x transfer rate supported */
374*4882a593Smuzhiyun #define  PCI_AGP_STATUS_RATE1	0x0001	/* 1x transfer rate supported */
375*4882a593Smuzhiyun #define PCI_AGP_COMMAND		8	/* Control register */
376*4882a593Smuzhiyun #define  PCI_AGP_COMMAND_RQ_MASK 0xff000000  /* Master: Maximum number of requests */
377*4882a593Smuzhiyun #define  PCI_AGP_COMMAND_SBA	0x0200	/* Sideband addressing enabled */
378*4882a593Smuzhiyun #define  PCI_AGP_COMMAND_AGP	0x0100	/* Allow processing of AGP transactions */
379*4882a593Smuzhiyun #define  PCI_AGP_COMMAND_64BIT	0x0020	/* Allow processing of 64-bit addresses */
380*4882a593Smuzhiyun #define  PCI_AGP_COMMAND_FW	0x0010	/* Force FW transfers */
381*4882a593Smuzhiyun #define  PCI_AGP_COMMAND_RATE4	0x0004	/* Use 4x rate */
382*4882a593Smuzhiyun #define  PCI_AGP_COMMAND_RATE2	0x0002	/* Use 4x rate */
383*4882a593Smuzhiyun #define  PCI_AGP_COMMAND_RATE1	0x0001	/* Use 4x rate */
384*4882a593Smuzhiyun #define PCI_AGP_SIZEOF		12
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun /* PCI-X registers */
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun #define  PCI_X_CMD_DPERR_E      0x0001  /* Data Parity Error Recovery Enable */
389*4882a593Smuzhiyun #define  PCI_X_CMD_ERO          0x0002  /* Enable Relaxed Ordering */
390*4882a593Smuzhiyun #define  PCI_X_CMD_MAX_READ     0x0000  /* Max Memory Read Byte Count */
391*4882a593Smuzhiyun #define  PCI_X_CMD_MAX_SPLIT    0x0030  /* Max Outstanding Split Transactions */
392*4882a593Smuzhiyun #define  PCI_X_CMD_VERSION(x)   (((x) >> 12) & 3) /* Version */
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun /* Slot Identification */
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun #define PCI_SID_ESR		2	/* Expansion Slot Register */
398*4882a593Smuzhiyun #define  PCI_SID_ESR_NSLOTS	0x1f	/* Number of expansion slots available */
399*4882a593Smuzhiyun #define  PCI_SID_ESR_FIC	0x20	/* First In Chassis Flag */
400*4882a593Smuzhiyun #define PCI_SID_CHASSIS_NR	3	/* Chassis Number */
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun /* Message Signalled Interrupts registers */
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun #define PCI_MSI_FLAGS		2	/* Various flags */
405*4882a593Smuzhiyun #define  PCI_MSI_FLAGS_64BIT	0x80	/* 64-bit addresses allowed */
406*4882a593Smuzhiyun #define  PCI_MSI_FLAGS_QSIZE	0x70	/* Message queue size configured */
407*4882a593Smuzhiyun #define  PCI_MSI_FLAGS_QMASK	0x0e	/* Maximum queue size available */
408*4882a593Smuzhiyun #define  PCI_MSI_FLAGS_ENABLE	0x01	/* MSI feature enabled */
409*4882a593Smuzhiyun #define PCI_MSI_RFU		3	/* Rest of capability flags */
410*4882a593Smuzhiyun #define PCI_MSI_ADDRESS_LO	4	/* Lower 32 bits */
411*4882a593Smuzhiyun #define PCI_MSI_ADDRESS_HI	8	/* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */
412*4882a593Smuzhiyun #define PCI_MSI_DATA_32		8	/* 16 bits of data for 32-bit devices */
413*4882a593Smuzhiyun #define PCI_MSI_DATA_64		12	/* 16 bits of data for 64-bit devices */
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun #define PCI_MAX_PCI_DEVICES	32
416*4882a593Smuzhiyun #define PCI_MAX_PCI_FUNCTIONS	8
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun #define PCI_FIND_CAP_TTL 0x48
419*4882a593Smuzhiyun #define CAP_START_POS 0x40
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun /* Extended Capabilities (PCI-X 2.0 and Express) */
422*4882a593Smuzhiyun #define PCI_EXT_CAP_ID(header)		(header & 0x0000ffff)
423*4882a593Smuzhiyun #define PCI_EXT_CAP_VER(header)		((header >> 16) & 0xf)
424*4882a593Smuzhiyun #define PCI_EXT_CAP_NEXT(header)	((header >> 20) & 0xffc)
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_ERR	0x01	/* Advanced Error Reporting */
427*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_VC	0x02	/* Virtual Channel Capability */
428*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_DSN	0x03	/* Device Serial Number */
429*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_PWR	0x04	/* Power Budgeting */
430*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_RCLD	0x05	/* Root Complex Link Declaration */
431*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_RCILC	0x06	/* Root Complex Internal Link Control */
432*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_RCEC	0x07	/* Root Complex Event Collector */
433*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_MFVC	0x08	/* Multi-Function VC Capability */
434*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_VC9	0x09	/* same as _VC */
435*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_RCRB	0x0A	/* Root Complex RB? */
436*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_VNDR	0x0B	/* Vendor-Specific */
437*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_CAC	0x0C	/* Config Access - obsolete */
438*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_ACS	0x0D	/* Access Control Services */
439*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_ARI	0x0E	/* Alternate Routing ID */
440*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_ATS	0x0F	/* Address Translation Services */
441*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_SRIOV	0x10	/* Single Root I/O Virtualization */
442*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_MRIOV	0x11	/* Multi Root I/O Virtualization */
443*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_MCAST	0x12	/* Multicast */
444*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_PRI	0x13	/* Page Request Interface */
445*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_AMD_XXX	0x14	/* Reserved for AMD */
446*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_REBAR	0x15	/* Resizable BAR */
447*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_DPA	0x16	/* Dynamic Power Allocation */
448*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_TPH	0x17	/* TPH Requester */
449*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_LTR	0x18	/* Latency Tolerance Reporting */
450*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_SECPCI	0x19	/* Secondary PCIe Capability */
451*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_PMUX	0x1A	/* Protocol Multiplexing */
452*4882a593Smuzhiyun #define PCI_EXT_CAP_ID_PASID	0x1B	/* Process Address Space ID */
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun /* Include the ID list */
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun #include <pci_ids.h>
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun #ifndef __ASSEMBLY__
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun #ifdef CONFIG_SYS_PCI_64BIT
461*4882a593Smuzhiyun typedef u64 pci_addr_t;
462*4882a593Smuzhiyun typedef u64 pci_size_t;
463*4882a593Smuzhiyun #else
464*4882a593Smuzhiyun typedef u32 pci_addr_t;
465*4882a593Smuzhiyun typedef u32 pci_size_t;
466*4882a593Smuzhiyun #endif
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun struct pci_region {
469*4882a593Smuzhiyun 	pci_addr_t bus_start;	/* Start on the bus */
470*4882a593Smuzhiyun 	phys_addr_t phys_start;	/* Start in physical address space */
471*4882a593Smuzhiyun 	pci_size_t size;	/* Size */
472*4882a593Smuzhiyun 	unsigned long flags;	/* Resource flags */
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	pci_addr_t bus_lower;
475*4882a593Smuzhiyun };
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun #define PCI_REGION_MEM		0x00000000	/* PCI memory space */
478*4882a593Smuzhiyun #define PCI_REGION_IO		0x00000001	/* PCI IO space */
479*4882a593Smuzhiyun #define PCI_REGION_TYPE		0x00000001
480*4882a593Smuzhiyun #define PCI_REGION_PREFETCH	0x00000008	/* prefetchable PCI memory */
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun #define PCI_REGION_SYS_MEMORY	0x00000100	/* System memory */
483*4882a593Smuzhiyun #define PCI_REGION_RO		0x00000200	/* Read-only memory */
484*4882a593Smuzhiyun 
pci_set_region(struct pci_region * reg,pci_addr_t bus_start,phys_addr_t phys_start,pci_size_t size,unsigned long flags)485*4882a593Smuzhiyun static inline void pci_set_region(struct pci_region *reg,
486*4882a593Smuzhiyun 				      pci_addr_t bus_start,
487*4882a593Smuzhiyun 				      phys_addr_t phys_start,
488*4882a593Smuzhiyun 				      pci_size_t size,
489*4882a593Smuzhiyun 				      unsigned long flags) {
490*4882a593Smuzhiyun 	reg->bus_start	= bus_start;
491*4882a593Smuzhiyun 	reg->phys_start = phys_start;
492*4882a593Smuzhiyun 	reg->size	= size;
493*4882a593Smuzhiyun 	reg->flags	= flags;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun typedef int pci_dev_t;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun #define PCI_BUS(d)		(((d) >> 16) & 0xff)
499*4882a593Smuzhiyun #define PCI_DEV(d)		(((d) >> 11) & 0x1f)
500*4882a593Smuzhiyun #define PCI_FUNC(d)		(((d) >> 8) & 0x7)
501*4882a593Smuzhiyun #define PCI_DEVFN(d, f)		((d) << 11 | (f) << 8)
502*4882a593Smuzhiyun #define PCI_MASK_BUS(bdf)	((bdf) & 0xffff)
503*4882a593Smuzhiyun #define PCI_ADD_BUS(bus, devfn)	(((bus) << 16) | (devfn))
504*4882a593Smuzhiyun #define PCI_BDF(b, d, f)	((b) << 16 | PCI_DEVFN(d, f))
505*4882a593Smuzhiyun #define PCI_VENDEV(v, d)	(((v) << 16) | (d))
506*4882a593Smuzhiyun #define PCI_ANY_ID		(~0)
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun struct pci_device_id {
509*4882a593Smuzhiyun 	unsigned int vendor, device;	/* Vendor and device ID or PCI_ANY_ID */
510*4882a593Smuzhiyun 	unsigned int subvendor, subdevice; /* Subsystem ID's or PCI_ANY_ID */
511*4882a593Smuzhiyun 	unsigned int class, class_mask;	/* (class,subclass,prog-if) triplet */
512*4882a593Smuzhiyun 	unsigned long driver_data;	/* Data private to the driver */
513*4882a593Smuzhiyun };
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun struct pci_controller;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun struct pci_config_table {
518*4882a593Smuzhiyun 	unsigned int vendor, device;		/* Vendor and device ID or PCI_ANY_ID */
519*4882a593Smuzhiyun 	unsigned int class;			/* Class ID, or  PCI_ANY_ID */
520*4882a593Smuzhiyun 	unsigned int bus;			/* Bus number, or PCI_ANY_ID */
521*4882a593Smuzhiyun 	unsigned int dev;			/* Device number, or PCI_ANY_ID */
522*4882a593Smuzhiyun 	unsigned int func;			/* Function number, or PCI_ANY_ID */
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	void (*config_device)(struct pci_controller* hose, pci_dev_t dev,
525*4882a593Smuzhiyun 			      struct pci_config_table *);
526*4882a593Smuzhiyun 	unsigned long priv[3];
527*4882a593Smuzhiyun };
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun extern void pci_cfgfunc_do_nothing(struct pci_controller* hose, pci_dev_t dev,
530*4882a593Smuzhiyun 				   struct pci_config_table *);
531*4882a593Smuzhiyun extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev,
532*4882a593Smuzhiyun 				      struct pci_config_table *);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun #define MAX_PCI_REGIONS		7
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun #define INDIRECT_TYPE_NO_PCIE_LINK	1
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun /*
539*4882a593Smuzhiyun  * Structure of a PCI controller (host bridge)
540*4882a593Smuzhiyun  *
541*4882a593Smuzhiyun  * With driver model this is dev_get_uclass_priv(bus)
542*4882a593Smuzhiyun  */
543*4882a593Smuzhiyun struct pci_controller {
544*4882a593Smuzhiyun #ifdef CONFIG_DM_PCI
545*4882a593Smuzhiyun 	struct udevice *bus;
546*4882a593Smuzhiyun 	struct udevice *ctlr;
547*4882a593Smuzhiyun #else
548*4882a593Smuzhiyun 	struct pci_controller *next;
549*4882a593Smuzhiyun #endif
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	int first_busno;
552*4882a593Smuzhiyun 	int last_busno;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	volatile unsigned int *cfg_addr;
555*4882a593Smuzhiyun 	volatile unsigned char *cfg_data;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	int indirect_type;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	/*
560*4882a593Smuzhiyun 	 * TODO(sjg@chromium.org): With driver model we use struct
561*4882a593Smuzhiyun 	 * pci_controller for both the controller and any bridge devices
562*4882a593Smuzhiyun 	 * attached to it. But there is only one region list and it is in the
563*4882a593Smuzhiyun 	 * top-level controller.
564*4882a593Smuzhiyun 	 *
565*4882a593Smuzhiyun 	 * This could be changed so that struct pci_controller is only used
566*4882a593Smuzhiyun 	 * for PCI controllers and a separate UCLASS (or perhaps
567*4882a593Smuzhiyun 	 * UCLASS_PCI_GENERIC) is used for bridges.
568*4882a593Smuzhiyun 	 */
569*4882a593Smuzhiyun 	struct pci_region regions[MAX_PCI_REGIONS];
570*4882a593Smuzhiyun 	int region_count;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	struct pci_config_table *config_table;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	void (*fixup_irq)(struct pci_controller *, pci_dev_t);
575*4882a593Smuzhiyun #ifndef CONFIG_DM_PCI
576*4882a593Smuzhiyun 	/* Low-level architecture-dependent routines */
577*4882a593Smuzhiyun 	int (*read_byte)(struct pci_controller*, pci_dev_t, int where, u8 *);
578*4882a593Smuzhiyun 	int (*read_word)(struct pci_controller*, pci_dev_t, int where, u16 *);
579*4882a593Smuzhiyun 	int (*read_dword)(struct pci_controller*, pci_dev_t, int where, u32 *);
580*4882a593Smuzhiyun 	int (*write_byte)(struct pci_controller*, pci_dev_t, int where, u8);
581*4882a593Smuzhiyun 	int (*write_word)(struct pci_controller*, pci_dev_t, int where, u16);
582*4882a593Smuzhiyun 	int (*write_dword)(struct pci_controller*, pci_dev_t, int where, u32);
583*4882a593Smuzhiyun #endif
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	/* Used by auto config */
586*4882a593Smuzhiyun 	struct pci_region *pci_mem, *pci_io, *pci_prefetch;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	/* Used by ppc405 autoconfig*/
589*4882a593Smuzhiyun 	struct pci_region *pci_fb;
590*4882a593Smuzhiyun #ifndef CONFIG_DM_PCI
591*4882a593Smuzhiyun 	int current_busno;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	void *priv_data;
594*4882a593Smuzhiyun #endif
595*4882a593Smuzhiyun };
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun #ifndef CONFIG_DM_PCI
pci_set_ops(struct pci_controller * hose,int (* read_byte)(struct pci_controller *,pci_dev_t,int where,u8 *),int (* read_word)(struct pci_controller *,pci_dev_t,int where,u16 *),int (* read_dword)(struct pci_controller *,pci_dev_t,int where,u32 *),int (* write_byte)(struct pci_controller *,pci_dev_t,int where,u8),int (* write_word)(struct pci_controller *,pci_dev_t,int where,u16),int (* write_dword)(struct pci_controller *,pci_dev_t,int where,u32))598*4882a593Smuzhiyun static inline void pci_set_ops(struct pci_controller *hose,
599*4882a593Smuzhiyun 				   int (*read_byte)(struct pci_controller*,
600*4882a593Smuzhiyun 						    pci_dev_t, int where, u8 *),
601*4882a593Smuzhiyun 				   int (*read_word)(struct pci_controller*,
602*4882a593Smuzhiyun 						    pci_dev_t, int where, u16 *),
603*4882a593Smuzhiyun 				   int (*read_dword)(struct pci_controller*,
604*4882a593Smuzhiyun 						     pci_dev_t, int where, u32 *),
605*4882a593Smuzhiyun 				   int (*write_byte)(struct pci_controller*,
606*4882a593Smuzhiyun 						     pci_dev_t, int where, u8),
607*4882a593Smuzhiyun 				   int (*write_word)(struct pci_controller*,
608*4882a593Smuzhiyun 						     pci_dev_t, int where, u16),
609*4882a593Smuzhiyun 				   int (*write_dword)(struct pci_controller*,
610*4882a593Smuzhiyun 						      pci_dev_t, int where, u32)) {
611*4882a593Smuzhiyun 	hose->read_byte   = read_byte;
612*4882a593Smuzhiyun 	hose->read_word   = read_word;
613*4882a593Smuzhiyun 	hose->read_dword  = read_dword;
614*4882a593Smuzhiyun 	hose->write_byte  = write_byte;
615*4882a593Smuzhiyun 	hose->write_word  = write_word;
616*4882a593Smuzhiyun 	hose->write_dword = write_dword;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun #endif
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun #ifdef CONFIG_PCI_INDIRECT_BRIDGE
621*4882a593Smuzhiyun extern void pci_setup_indirect(struct pci_controller* hose, u32 cfg_addr, u32 cfg_data);
622*4882a593Smuzhiyun #endif
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
625*4882a593Smuzhiyun extern phys_addr_t pci_hose_bus_to_phys(struct pci_controller* hose,
626*4882a593Smuzhiyun 					pci_addr_t addr, unsigned long flags);
627*4882a593Smuzhiyun extern pci_addr_t pci_hose_phys_to_bus(struct pci_controller* hose,
628*4882a593Smuzhiyun 					phys_addr_t addr, unsigned long flags);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun #define pci_phys_to_bus(dev, addr, flags) \
631*4882a593Smuzhiyun 	pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
632*4882a593Smuzhiyun #define pci_bus_to_phys(dev, addr, flags) \
633*4882a593Smuzhiyun 	pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun #define pci_virt_to_bus(dev, addr, flags) \
636*4882a593Smuzhiyun 	pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), \
637*4882a593Smuzhiyun 			     (virt_to_phys(addr)), (flags))
638*4882a593Smuzhiyun #define pci_bus_to_virt(dev, addr, flags, len, map_flags) \
639*4882a593Smuzhiyun 	map_physmem(pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), \
640*4882a593Smuzhiyun 					 (addr), (flags)), \
641*4882a593Smuzhiyun 		    (len), (map_flags))
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun #define pci_phys_to_mem(dev, addr) \
644*4882a593Smuzhiyun 	pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
645*4882a593Smuzhiyun #define pci_mem_to_phys(dev, addr) \
646*4882a593Smuzhiyun 	pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
647*4882a593Smuzhiyun #define pci_phys_to_io(dev, addr)  pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
648*4882a593Smuzhiyun #define pci_io_to_phys(dev, addr)  pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun #define pci_virt_to_mem(dev, addr) \
651*4882a593Smuzhiyun 	pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
652*4882a593Smuzhiyun #define pci_mem_to_virt(dev, addr, len, map_flags) \
653*4882a593Smuzhiyun 	pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
654*4882a593Smuzhiyun #define pci_virt_to_io(dev, addr) \
655*4882a593Smuzhiyun 	pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
656*4882a593Smuzhiyun #define pci_io_to_virt(dev, addr, len, map_flags) \
657*4882a593Smuzhiyun 	pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun /* For driver model these are defined in macros in pci_compat.c */
660*4882a593Smuzhiyun extern int pci_hose_read_config_byte(struct pci_controller *hose,
661*4882a593Smuzhiyun 				     pci_dev_t dev, int where, u8 *val);
662*4882a593Smuzhiyun extern int pci_hose_read_config_word(struct pci_controller *hose,
663*4882a593Smuzhiyun 				     pci_dev_t dev, int where, u16 *val);
664*4882a593Smuzhiyun extern int pci_hose_read_config_dword(struct pci_controller *hose,
665*4882a593Smuzhiyun 				      pci_dev_t dev, int where, u32 *val);
666*4882a593Smuzhiyun extern int pci_hose_write_config_byte(struct pci_controller *hose,
667*4882a593Smuzhiyun 				      pci_dev_t dev, int where, u8 val);
668*4882a593Smuzhiyun extern int pci_hose_write_config_word(struct pci_controller *hose,
669*4882a593Smuzhiyun 				      pci_dev_t dev, int where, u16 val);
670*4882a593Smuzhiyun extern int pci_hose_write_config_dword(struct pci_controller *hose,
671*4882a593Smuzhiyun 				       pci_dev_t dev, int where, u32 val);
672*4882a593Smuzhiyun #endif
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun #ifndef CONFIG_DM_PCI
675*4882a593Smuzhiyun extern int pci_read_config_byte(pci_dev_t dev, int where, u8 *val);
676*4882a593Smuzhiyun extern int pci_read_config_word(pci_dev_t dev, int where, u16 *val);
677*4882a593Smuzhiyun extern int pci_read_config_dword(pci_dev_t dev, int where, u32 *val);
678*4882a593Smuzhiyun extern int pci_write_config_byte(pci_dev_t dev, int where, u8 val);
679*4882a593Smuzhiyun extern int pci_write_config_word(pci_dev_t dev, int where, u16 val);
680*4882a593Smuzhiyun extern int pci_write_config_dword(pci_dev_t dev, int where, u32 val);
681*4882a593Smuzhiyun #endif
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun void pciauto_region_init(struct pci_region *res);
684*4882a593Smuzhiyun void pciauto_region_align(struct pci_region *res, pci_size_t size);
685*4882a593Smuzhiyun void pciauto_config_init(struct pci_controller *hose);
686*4882a593Smuzhiyun int pciauto_region_allocate(struct pci_region *res, pci_size_t size,
687*4882a593Smuzhiyun 			    pci_addr_t *bar);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
690*4882a593Smuzhiyun extern int pci_hose_read_config_byte_via_dword(struct pci_controller *hose,
691*4882a593Smuzhiyun 					       pci_dev_t dev, int where, u8 *val);
692*4882a593Smuzhiyun extern int pci_hose_read_config_word_via_dword(struct pci_controller *hose,
693*4882a593Smuzhiyun 					       pci_dev_t dev, int where, u16 *val);
694*4882a593Smuzhiyun extern int pci_hose_write_config_byte_via_dword(struct pci_controller *hose,
695*4882a593Smuzhiyun 						pci_dev_t dev, int where, u8 val);
696*4882a593Smuzhiyun extern int pci_hose_write_config_word_via_dword(struct pci_controller *hose,
697*4882a593Smuzhiyun 						pci_dev_t dev, int where, u16 val);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun extern void *pci_map_bar(pci_dev_t pdev, int bar, int flags);
700*4882a593Smuzhiyun extern void pci_register_hose(struct pci_controller* hose);
701*4882a593Smuzhiyun extern struct pci_controller* pci_bus_to_hose(int bus);
702*4882a593Smuzhiyun extern struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr);
703*4882a593Smuzhiyun extern struct pci_controller *pci_get_hose_head(void);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun extern int pci_skip_dev(struct pci_controller *hose, pci_dev_t dev);
706*4882a593Smuzhiyun extern int pci_hose_scan(struct pci_controller *hose);
707*4882a593Smuzhiyun extern int pci_hose_scan_bus(struct pci_controller *hose, int bus);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun extern void pciauto_setup_device(struct pci_controller *hose,
710*4882a593Smuzhiyun 				 pci_dev_t dev, int bars_num,
711*4882a593Smuzhiyun 				 struct pci_region *mem,
712*4882a593Smuzhiyun 				 struct pci_region *prefetch,
713*4882a593Smuzhiyun 				 struct pci_region *io);
714*4882a593Smuzhiyun extern void pciauto_prescan_setup_bridge(struct pci_controller *hose,
715*4882a593Smuzhiyun 				 pci_dev_t dev, int sub_bus);
716*4882a593Smuzhiyun extern void pciauto_postscan_setup_bridge(struct pci_controller *hose,
717*4882a593Smuzhiyun 				 pci_dev_t dev, int sub_bus);
718*4882a593Smuzhiyun extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev);
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun extern pci_dev_t pci_find_device (unsigned int vendor, unsigned int device, int index);
721*4882a593Smuzhiyun extern pci_dev_t pci_find_devices (struct pci_device_id *ids, int index);
722*4882a593Smuzhiyun pci_dev_t pci_find_class(unsigned int find_class, int index);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun extern int pci_hose_config_device(struct pci_controller *hose,
725*4882a593Smuzhiyun 				  pci_dev_t dev,
726*4882a593Smuzhiyun 				  unsigned long io,
727*4882a593Smuzhiyun 				  pci_addr_t mem,
728*4882a593Smuzhiyun 				  unsigned long command);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun extern int pci_hose_find_capability(struct pci_controller *hose, pci_dev_t dev,
731*4882a593Smuzhiyun 				    int cap);
732*4882a593Smuzhiyun extern int pci_hose_find_cap_start(struct pci_controller *hose, pci_dev_t dev,
733*4882a593Smuzhiyun 				   u8 hdr_type);
734*4882a593Smuzhiyun extern int pci_find_cap(struct pci_controller *hose, pci_dev_t dev, int pos,
735*4882a593Smuzhiyun 			int cap);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun int pci_find_next_ext_capability(struct pci_controller *hose,
738*4882a593Smuzhiyun 				 pci_dev_t dev, int start, int cap);
739*4882a593Smuzhiyun int pci_hose_find_ext_capability(struct pci_controller *hose,
740*4882a593Smuzhiyun 				 pci_dev_t dev, int cap);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun #ifdef CONFIG_PCI_FIXUP_DEV
743*4882a593Smuzhiyun extern void board_pci_fixup_dev(struct pci_controller *hose, pci_dev_t dev,
744*4882a593Smuzhiyun 				unsigned short vendor,
745*4882a593Smuzhiyun 				unsigned short device,
746*4882a593Smuzhiyun 				unsigned short class);
747*4882a593Smuzhiyun #endif
748*4882a593Smuzhiyun #endif /* !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT) */
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun const char * pci_class_str(u8 class);
751*4882a593Smuzhiyun int pci_last_busno(void);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun #ifdef CONFIG_MPC85xx
754*4882a593Smuzhiyun extern void pci_mpc85xx_init (struct pci_controller *hose);
755*4882a593Smuzhiyun #endif
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun #ifdef CONFIG_PCIE_IMX
758*4882a593Smuzhiyun extern void imx_pcie_remove(void);
759*4882a593Smuzhiyun #endif
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
762*4882a593Smuzhiyun /**
763*4882a593Smuzhiyun  * pci_write_bar32() - Write the address of a BAR including control bits
764*4882a593Smuzhiyun  *
765*4882a593Smuzhiyun  * This writes a raw address (with control bits) to a bar. This can be used
766*4882a593Smuzhiyun  * with devices which require hard-coded addresses, not part of the normal
767*4882a593Smuzhiyun  * PCI enumeration process.
768*4882a593Smuzhiyun  *
769*4882a593Smuzhiyun  * @hose:	PCI hose to use
770*4882a593Smuzhiyun  * @dev:	PCI device to update
771*4882a593Smuzhiyun  * @barnum:	BAR number (0-5)
772*4882a593Smuzhiyun  * @addr:	BAR address with control bits
773*4882a593Smuzhiyun  */
774*4882a593Smuzhiyun void pci_write_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum,
775*4882a593Smuzhiyun 		     u32 addr);
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun /**
778*4882a593Smuzhiyun  * pci_read_bar32() - read the address of a bar
779*4882a593Smuzhiyun  *
780*4882a593Smuzhiyun  * @hose:	PCI hose to use
781*4882a593Smuzhiyun  * @dev:	PCI device to inspect
782*4882a593Smuzhiyun  * @barnum:	BAR number (0-5)
783*4882a593Smuzhiyun  * @return address of the bar, masking out any control bits
784*4882a593Smuzhiyun  * */
785*4882a593Smuzhiyun u32 pci_read_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum);
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun /**
788*4882a593Smuzhiyun  * pci_hose_find_devices() - Find devices by vendor/device ID
789*4882a593Smuzhiyun  *
790*4882a593Smuzhiyun  * @hose:	PCI hose to search
791*4882a593Smuzhiyun  * @busnum:	Bus number to search
792*4882a593Smuzhiyun  * @ids:	PCI vendor/device IDs to look for, terminated by 0, 0 record
793*4882a593Smuzhiyun  * @indexp:	Pointer to device index to find. To find the first matching
794*4882a593Smuzhiyun  *		device, pass 0; to find the second, pass 1, etc. This
795*4882a593Smuzhiyun  *		parameter is decremented for each non-matching device so
796*4882a593Smuzhiyun  *		can be called repeatedly.
797*4882a593Smuzhiyun  */
798*4882a593Smuzhiyun pci_dev_t pci_hose_find_devices(struct pci_controller *hose, int busnum,
799*4882a593Smuzhiyun 				struct pci_device_id *ids, int *indexp);
800*4882a593Smuzhiyun #endif /* !CONFIG_DM_PCI || CONFIG_DM_PCI_COMPAT */
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun /* Access sizes for PCI reads and writes */
803*4882a593Smuzhiyun enum pci_size_t {
804*4882a593Smuzhiyun 	PCI_SIZE_8,
805*4882a593Smuzhiyun 	PCI_SIZE_16,
806*4882a593Smuzhiyun 	PCI_SIZE_32,
807*4882a593Smuzhiyun };
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun struct udevice;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun #ifdef CONFIG_DM_PCI
812*4882a593Smuzhiyun /**
813*4882a593Smuzhiyun  * struct pci_child_platdata - information stored about each PCI device
814*4882a593Smuzhiyun  *
815*4882a593Smuzhiyun  * Every device on a PCI bus has this per-child data.
816*4882a593Smuzhiyun  *
817*4882a593Smuzhiyun  * It can be accessed using dev_get_parent_priv(dev) if dev->parent is a
818*4882a593Smuzhiyun  * PCI bus (i.e. UCLASS_PCI)
819*4882a593Smuzhiyun  *
820*4882a593Smuzhiyun  * @devfn:	Encoded device and function index - see PCI_DEVFN()
821*4882a593Smuzhiyun  * @vendor:	PCI vendor ID (see pci_ids.h)
822*4882a593Smuzhiyun  * @device:	PCI device ID (see pci_ids.h)
823*4882a593Smuzhiyun  * @class:	PCI class, 3 bytes: (base, sub, prog-if)
824*4882a593Smuzhiyun  */
825*4882a593Smuzhiyun struct pci_child_platdata {
826*4882a593Smuzhiyun 	int devfn;
827*4882a593Smuzhiyun 	unsigned short vendor;
828*4882a593Smuzhiyun 	unsigned short device;
829*4882a593Smuzhiyun 	unsigned int class;
830*4882a593Smuzhiyun };
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun /* PCI bus operations */
833*4882a593Smuzhiyun struct dm_pci_ops {
834*4882a593Smuzhiyun 	/**
835*4882a593Smuzhiyun 	 * read_config() - Read a PCI configuration value
836*4882a593Smuzhiyun 	 *
837*4882a593Smuzhiyun 	 * PCI buses must support reading and writing configuration values
838*4882a593Smuzhiyun 	 * so that the bus can be scanned and its devices configured.
839*4882a593Smuzhiyun 	 *
840*4882a593Smuzhiyun 	 * Normally PCI_BUS(@bdf) is the same as @bus->seq, but not always.
841*4882a593Smuzhiyun 	 * If bridges exist it is possible to use the top-level bus to
842*4882a593Smuzhiyun 	 * access a sub-bus. In that case @bus will be the top-level bus
843*4882a593Smuzhiyun 	 * and PCI_BUS(bdf) will be a different (higher) value
844*4882a593Smuzhiyun 	 *
845*4882a593Smuzhiyun 	 * @bus:	Bus to read from
846*4882a593Smuzhiyun 	 * @bdf:	Bus, device and function to read
847*4882a593Smuzhiyun 	 * @offset:	Byte offset within the device's configuration space
848*4882a593Smuzhiyun 	 * @valuep:	Place to put the returned value
849*4882a593Smuzhiyun 	 * @size:	Access size
850*4882a593Smuzhiyun 	 * @return 0 if OK, -ve on error
851*4882a593Smuzhiyun 	 */
852*4882a593Smuzhiyun 	int (*read_config)(struct udevice *bus, pci_dev_t bdf, uint offset,
853*4882a593Smuzhiyun 			   ulong *valuep, enum pci_size_t size);
854*4882a593Smuzhiyun 	/**
855*4882a593Smuzhiyun 	 * write_config() - Write a PCI configuration value
856*4882a593Smuzhiyun 	 *
857*4882a593Smuzhiyun 	 * @bus:	Bus to write to
858*4882a593Smuzhiyun 	 * @bdf:	Bus, device and function to write
859*4882a593Smuzhiyun 	 * @offset:	Byte offset within the device's configuration space
860*4882a593Smuzhiyun 	 * @value:	Value to write
861*4882a593Smuzhiyun 	 * @size:	Access size
862*4882a593Smuzhiyun 	 * @return 0 if OK, -ve on error
863*4882a593Smuzhiyun 	 */
864*4882a593Smuzhiyun 	int (*write_config)(struct udevice *bus, pci_dev_t bdf, uint offset,
865*4882a593Smuzhiyun 			    ulong value, enum pci_size_t size);
866*4882a593Smuzhiyun };
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun /* Get access to a PCI bus' operations */
869*4882a593Smuzhiyun #define pci_get_ops(dev)	((struct dm_pci_ops *)(dev)->driver->ops)
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun /**
872*4882a593Smuzhiyun  * dm_pci_get_bdf() - Get the BDF value for a device
873*4882a593Smuzhiyun  *
874*4882a593Smuzhiyun  * @dev:	Device to check
875*4882a593Smuzhiyun  * @return bus/device/function value (see PCI_BDF())
876*4882a593Smuzhiyun  */
877*4882a593Smuzhiyun pci_dev_t dm_pci_get_bdf(struct udevice *dev);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun /**
880*4882a593Smuzhiyun  * pci_bind_bus_devices() - scan a PCI bus and bind devices
881*4882a593Smuzhiyun  *
882*4882a593Smuzhiyun  * Scan a PCI bus looking for devices. Bind each one that is found. If
883*4882a593Smuzhiyun  * devices are already bound that match the scanned devices, just update the
884*4882a593Smuzhiyun  * child data so that the device can be used correctly (this happens when
885*4882a593Smuzhiyun  * the device tree describes devices we expect to see on the bus).
886*4882a593Smuzhiyun  *
887*4882a593Smuzhiyun  * Devices that are bound in this way will use a generic PCI driver which
888*4882a593Smuzhiyun  * does nothing. The device can still be accessed but will not provide any
889*4882a593Smuzhiyun  * driver interface.
890*4882a593Smuzhiyun  *
891*4882a593Smuzhiyun  * @bus:	Bus containing devices to bind
892*4882a593Smuzhiyun  * @return 0 if OK, -ve on error
893*4882a593Smuzhiyun  */
894*4882a593Smuzhiyun int pci_bind_bus_devices(struct udevice *bus);
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun /**
897*4882a593Smuzhiyun  * pci_auto_config_devices() - configure bus devices ready for use
898*4882a593Smuzhiyun  *
899*4882a593Smuzhiyun  * This works through all devices on a bus by scanning the driver model
900*4882a593Smuzhiyun  * data structures (normally these have been set up by pci_bind_bus_devices()
901*4882a593Smuzhiyun  * earlier).
902*4882a593Smuzhiyun  *
903*4882a593Smuzhiyun  * Space is allocated for each PCI base address register (BAR) so that the
904*4882a593Smuzhiyun  * devices are mapped into memory and I/O space ready for use.
905*4882a593Smuzhiyun  *
906*4882a593Smuzhiyun  * @bus:	Bus containing devices to bind
907*4882a593Smuzhiyun  * @return 0 if OK, -ve on error
908*4882a593Smuzhiyun  */
909*4882a593Smuzhiyun int pci_auto_config_devices(struct udevice *bus);
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun /**
912*4882a593Smuzhiyun  * dm_pci_bus_find_bdf() - Find a device given its PCI bus address
913*4882a593Smuzhiyun  *
914*4882a593Smuzhiyun  * @bdf:	PCI device address: bus, device and function -see PCI_BDF()
915*4882a593Smuzhiyun  * @devp:	Returns the device for this address, if found
916*4882a593Smuzhiyun  * @return 0 if OK, -ENODEV if not found
917*4882a593Smuzhiyun  */
918*4882a593Smuzhiyun int dm_pci_bus_find_bdf(pci_dev_t bdf, struct udevice **devp);
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun /**
921*4882a593Smuzhiyun  * pci_bus_find_devfn() - Find a device on a bus
922*4882a593Smuzhiyun  *
923*4882a593Smuzhiyun  * @find_devfn:		PCI device address (device and function only)
924*4882a593Smuzhiyun  * @devp:	Returns the device for this address, if found
925*4882a593Smuzhiyun  * @return 0 if OK, -ENODEV if not found
926*4882a593Smuzhiyun  */
927*4882a593Smuzhiyun int pci_bus_find_devfn(struct udevice *bus, pci_dev_t find_devfn,
928*4882a593Smuzhiyun 		       struct udevice **devp);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun /**
931*4882a593Smuzhiyun  * pci_find_first_device() - return the first available PCI device
932*4882a593Smuzhiyun  *
933*4882a593Smuzhiyun  * This function and pci_find_first_device() allow iteration through all
934*4882a593Smuzhiyun  * available PCI devices on all buses. Assuming there are any, this will
935*4882a593Smuzhiyun  * return the first one.
936*4882a593Smuzhiyun  *
937*4882a593Smuzhiyun  * @devp:	Set to the first available device, or NULL if no more are left
938*4882a593Smuzhiyun  *		or we got an error
939*4882a593Smuzhiyun  * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe)
940*4882a593Smuzhiyun  */
941*4882a593Smuzhiyun int pci_find_first_device(struct udevice **devp);
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun /**
944*4882a593Smuzhiyun  * pci_find_next_device() - return the next available PCI device
945*4882a593Smuzhiyun  *
946*4882a593Smuzhiyun  * Finds the next available PCI device after the one supplied, or sets @devp
947*4882a593Smuzhiyun  * to NULL if there are no more.
948*4882a593Smuzhiyun  *
949*4882a593Smuzhiyun  * @devp:	On entry, the last device returned. Set to the next available
950*4882a593Smuzhiyun  *		device, or NULL if no more are left or we got an error
951*4882a593Smuzhiyun  * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe)
952*4882a593Smuzhiyun  */
953*4882a593Smuzhiyun int pci_find_next_device(struct udevice **devp);
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun /**
956*4882a593Smuzhiyun  * pci_get_ff() - Returns a mask for the given access size
957*4882a593Smuzhiyun  *
958*4882a593Smuzhiyun  * @size:	Access size
959*4882a593Smuzhiyun  * @return 0xff for PCI_SIZE_8, 0xffff for PCI_SIZE_16, 0xffffffff for
960*4882a593Smuzhiyun  * PCI_SIZE_32
961*4882a593Smuzhiyun  */
962*4882a593Smuzhiyun int pci_get_ff(enum pci_size_t size);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun /**
965*4882a593Smuzhiyun  * pci_bus_find_devices () - Find devices on a bus
966*4882a593Smuzhiyun  *
967*4882a593Smuzhiyun  * @bus:	Bus to search
968*4882a593Smuzhiyun  * @ids:	PCI vendor/device IDs to look for, terminated by 0, 0 record
969*4882a593Smuzhiyun  * @indexp:	Pointer to device index to find. To find the first matching
970*4882a593Smuzhiyun  *		device, pass 0; to find the second, pass 1, etc. This
971*4882a593Smuzhiyun  *		parameter is decremented for each non-matching device so
972*4882a593Smuzhiyun  *		can be called repeatedly.
973*4882a593Smuzhiyun  * @devp:	Returns matching device if found
974*4882a593Smuzhiyun  * @return 0 if found, -ENODEV if not
975*4882a593Smuzhiyun  */
976*4882a593Smuzhiyun int pci_bus_find_devices(struct udevice *bus, struct pci_device_id *ids,
977*4882a593Smuzhiyun 			 int *indexp, struct udevice **devp);
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun /**
980*4882a593Smuzhiyun  * pci_find_device_id() - Find a device on any bus
981*4882a593Smuzhiyun  *
982*4882a593Smuzhiyun  * @ids:	PCI vendor/device IDs to look for, terminated by 0, 0 record
983*4882a593Smuzhiyun  * @index:	Index number of device to find, 0 for the first match, 1 for
984*4882a593Smuzhiyun  *		the second, etc.
985*4882a593Smuzhiyun  * @devp:	Returns matching device if found
986*4882a593Smuzhiyun  * @return 0 if found, -ENODEV if not
987*4882a593Smuzhiyun  */
988*4882a593Smuzhiyun int pci_find_device_id(struct pci_device_id *ids, int index,
989*4882a593Smuzhiyun 		       struct udevice **devp);
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun /**
992*4882a593Smuzhiyun  * dm_pci_hose_probe_bus() - probe a subordinate bus, scanning it for devices
993*4882a593Smuzhiyun  *
994*4882a593Smuzhiyun  * This probes the given bus which causes it to be scanned for devices. The
995*4882a593Smuzhiyun  * devices will be bound but not probed.
996*4882a593Smuzhiyun  *
997*4882a593Smuzhiyun  * @hose specifies the PCI hose that will be used for the scan. This is
998*4882a593Smuzhiyun  * always a top-level bus with uclass UCLASS_PCI. The bus to scan is
999*4882a593Smuzhiyun  * in @bdf, and is a subordinate bus reachable from @hose.
1000*4882a593Smuzhiyun  *
1001*4882a593Smuzhiyun  * @hose:	PCI hose to scan
1002*4882a593Smuzhiyun  * @bdf:	PCI bus address to scan (PCI_BUS(bdf) is the bus number)
1003*4882a593Smuzhiyun  * @return 0 if OK, -ve on error
1004*4882a593Smuzhiyun  */
1005*4882a593Smuzhiyun int dm_pci_hose_probe_bus(struct udevice *bus);
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun /**
1008*4882a593Smuzhiyun  * pci_bus_read_config() - Read a configuration value from a device
1009*4882a593Smuzhiyun  *
1010*4882a593Smuzhiyun  * TODO(sjg@chromium.org): We should be able to pass just a device and have
1011*4882a593Smuzhiyun  * it do the right thing. It would be good to have that function also.
1012*4882a593Smuzhiyun  *
1013*4882a593Smuzhiyun  * @bus:	Bus to read from
1014*4882a593Smuzhiyun  * @bdf:	PCI device address: bus, device and function -see PCI_BDF()
1015*4882a593Smuzhiyun  * @offset:	Register offset to read
1016*4882a593Smuzhiyun  * @valuep:	Place to put the returned value
1017*4882a593Smuzhiyun  * @size:	Access size
1018*4882a593Smuzhiyun  * @return 0 if OK, -ve on error
1019*4882a593Smuzhiyun  */
1020*4882a593Smuzhiyun int pci_bus_read_config(struct udevice *bus, pci_dev_t bdf, int offset,
1021*4882a593Smuzhiyun 			unsigned long *valuep, enum pci_size_t size);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun /**
1024*4882a593Smuzhiyun  * pci_bus_write_config() - Write a configuration value to a device
1025*4882a593Smuzhiyun  *
1026*4882a593Smuzhiyun  * @bus:	Bus to write from
1027*4882a593Smuzhiyun  * @bdf:	PCI device address: bus, device and function -see PCI_BDF()
1028*4882a593Smuzhiyun  * @offset:	Register offset to write
1029*4882a593Smuzhiyun  * @value:	Value to write
1030*4882a593Smuzhiyun  * @size:	Access size
1031*4882a593Smuzhiyun  * @return 0 if OK, -ve on error
1032*4882a593Smuzhiyun  */
1033*4882a593Smuzhiyun int pci_bus_write_config(struct udevice *bus, pci_dev_t bdf, int offset,
1034*4882a593Smuzhiyun 			 unsigned long value, enum pci_size_t size);
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun /**
1037*4882a593Smuzhiyun  * pci_bus_clrset_config32() - Update a configuration value for a device
1038*4882a593Smuzhiyun  *
1039*4882a593Smuzhiyun  * The register at @offset is updated to (oldvalue & ~clr) | set.
1040*4882a593Smuzhiyun  *
1041*4882a593Smuzhiyun  * @bus:	Bus to access
1042*4882a593Smuzhiyun  * @bdf:	PCI device address: bus, device and function -see PCI_BDF()
1043*4882a593Smuzhiyun  * @offset:	Register offset to update
1044*4882a593Smuzhiyun  * @clr:	Bits to clear
1045*4882a593Smuzhiyun  * @set:	Bits to set
1046*4882a593Smuzhiyun  * @return 0 if OK, -ve on error
1047*4882a593Smuzhiyun  */
1048*4882a593Smuzhiyun int pci_bus_clrset_config32(struct udevice *bus, pci_dev_t bdf, int offset,
1049*4882a593Smuzhiyun 			    u32 clr, u32 set);
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun /**
1052*4882a593Smuzhiyun  * Driver model PCI config access functions. Use these in preference to others
1053*4882a593Smuzhiyun  * when you have a valid device
1054*4882a593Smuzhiyun  */
1055*4882a593Smuzhiyun int dm_pci_read_config(struct udevice *dev, int offset, unsigned long *valuep,
1056*4882a593Smuzhiyun 		       enum pci_size_t size);
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun int dm_pci_read_config8(struct udevice *dev, int offset, u8 *valuep);
1059*4882a593Smuzhiyun int dm_pci_read_config16(struct udevice *dev, int offset, u16 *valuep);
1060*4882a593Smuzhiyun int dm_pci_read_config32(struct udevice *dev, int offset, u32 *valuep);
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun int dm_pci_write_config(struct udevice *dev, int offset, unsigned long value,
1063*4882a593Smuzhiyun 			enum pci_size_t size);
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun int dm_pci_write_config8(struct udevice *dev, int offset, u8 value);
1066*4882a593Smuzhiyun int dm_pci_write_config16(struct udevice *dev, int offset, u16 value);
1067*4882a593Smuzhiyun int dm_pci_write_config32(struct udevice *dev, int offset, u32 value);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun /**
1070*4882a593Smuzhiyun  * These permit convenient read/modify/write on PCI configuration. The
1071*4882a593Smuzhiyun  * register is updated to (oldvalue & ~clr) | set.
1072*4882a593Smuzhiyun  */
1073*4882a593Smuzhiyun int dm_pci_clrset_config8(struct udevice *dev, int offset, u32 clr, u32 set);
1074*4882a593Smuzhiyun int dm_pci_clrset_config16(struct udevice *dev, int offset, u32 clr, u32 set);
1075*4882a593Smuzhiyun int dm_pci_clrset_config32(struct udevice *dev, int offset, u32 clr, u32 set);
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun /*
1078*4882a593Smuzhiyun  * The following functions provide access to the above without needing the
1079*4882a593Smuzhiyun  * size parameter. We are trying to encourage the use of the 8/16/32-style
1080*4882a593Smuzhiyun  * functions, rather than byte/word/dword. But both are supported.
1081*4882a593Smuzhiyun  */
1082*4882a593Smuzhiyun int pci_write_config32(pci_dev_t pcidev, int offset, u32 value);
1083*4882a593Smuzhiyun int pci_write_config16(pci_dev_t pcidev, int offset, u16 value);
1084*4882a593Smuzhiyun int pci_write_config8(pci_dev_t pcidev, int offset, u8 value);
1085*4882a593Smuzhiyun int pci_read_config32(pci_dev_t pcidev, int offset, u32 *valuep);
1086*4882a593Smuzhiyun int pci_read_config16(pci_dev_t pcidev, int offset, u16 *valuep);
1087*4882a593Smuzhiyun int pci_read_config8(pci_dev_t pcidev, int offset, u8 *valuep);
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun #ifdef CONFIG_DM_PCI_COMPAT
1090*4882a593Smuzhiyun /* Compatibility with old naming */
pci_write_config_dword(pci_dev_t pcidev,int offset,u32 value)1091*4882a593Smuzhiyun static inline int pci_write_config_dword(pci_dev_t pcidev, int offset,
1092*4882a593Smuzhiyun 					 u32 value)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun 	return pci_write_config32(pcidev, offset, value);
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun /* Compatibility with old naming */
pci_write_config_word(pci_dev_t pcidev,int offset,u16 value)1098*4882a593Smuzhiyun static inline int pci_write_config_word(pci_dev_t pcidev, int offset,
1099*4882a593Smuzhiyun 					u16 value)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun 	return pci_write_config16(pcidev, offset, value);
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun /* Compatibility with old naming */
pci_write_config_byte(pci_dev_t pcidev,int offset,u8 value)1105*4882a593Smuzhiyun static inline int pci_write_config_byte(pci_dev_t pcidev, int offset,
1106*4882a593Smuzhiyun 					u8 value)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun 	return pci_write_config8(pcidev, offset, value);
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun /* Compatibility with old naming */
pci_read_config_dword(pci_dev_t pcidev,int offset,u32 * valuep)1112*4882a593Smuzhiyun static inline int pci_read_config_dword(pci_dev_t pcidev, int offset,
1113*4882a593Smuzhiyun 					u32 *valuep)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun 	return pci_read_config32(pcidev, offset, valuep);
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun /* Compatibility with old naming */
pci_read_config_word(pci_dev_t pcidev,int offset,u16 * valuep)1119*4882a593Smuzhiyun static inline int pci_read_config_word(pci_dev_t pcidev, int offset,
1120*4882a593Smuzhiyun 				       u16 *valuep)
1121*4882a593Smuzhiyun {
1122*4882a593Smuzhiyun 	return pci_read_config16(pcidev, offset, valuep);
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun /* Compatibility with old naming */
pci_read_config_byte(pci_dev_t pcidev,int offset,u8 * valuep)1126*4882a593Smuzhiyun static inline int pci_read_config_byte(pci_dev_t pcidev, int offset,
1127*4882a593Smuzhiyun 				       u8 *valuep)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun 	return pci_read_config8(pcidev, offset, valuep);
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun #endif /* CONFIG_DM_PCI_COMPAT */
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun /**
1134*4882a593Smuzhiyun  * dm_pciauto_config_device() - configure a device ready for use
1135*4882a593Smuzhiyun  *
1136*4882a593Smuzhiyun  * Space is allocated for each PCI base address register (BAR) so that the
1137*4882a593Smuzhiyun  * devices are mapped into memory and I/O space ready for use.
1138*4882a593Smuzhiyun  *
1139*4882a593Smuzhiyun  * @dev:	Device to configure
1140*4882a593Smuzhiyun  * @return 0 if OK, -ve on error
1141*4882a593Smuzhiyun  */
1142*4882a593Smuzhiyun int dm_pciauto_config_device(struct udevice *dev);
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun /**
1145*4882a593Smuzhiyun  * pci_conv_32_to_size() - convert a 32-bit read value to the given size
1146*4882a593Smuzhiyun  *
1147*4882a593Smuzhiyun  * Some PCI buses must always perform 32-bit reads. The data must then be
1148*4882a593Smuzhiyun  * shifted and masked to reflect the required access size and offset. This
1149*4882a593Smuzhiyun  * function performs this transformation.
1150*4882a593Smuzhiyun  *
1151*4882a593Smuzhiyun  * @value:	Value to transform (32-bit value read from @offset & ~3)
1152*4882a593Smuzhiyun  * @offset:	Register offset that was read
1153*4882a593Smuzhiyun  * @size:	Required size of the result
1154*4882a593Smuzhiyun  * @return the value that would have been obtained if the read had been
1155*4882a593Smuzhiyun  * performed at the given offset with the correct size
1156*4882a593Smuzhiyun  */
1157*4882a593Smuzhiyun ulong pci_conv_32_to_size(ulong value, uint offset, enum pci_size_t size);
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun /**
1160*4882a593Smuzhiyun  * pci_conv_size_to_32() - update a 32-bit value to prepare for a write
1161*4882a593Smuzhiyun  *
1162*4882a593Smuzhiyun  * Some PCI buses must always perform 32-bit writes. To emulate a smaller
1163*4882a593Smuzhiyun  * write the old 32-bit data must be read, updated with the required new data
1164*4882a593Smuzhiyun  * and written back as a 32-bit value. This function performs the
1165*4882a593Smuzhiyun  * transformation from the old value to the new value.
1166*4882a593Smuzhiyun  *
1167*4882a593Smuzhiyun  * @value:	Value to transform (32-bit value read from @offset & ~3)
1168*4882a593Smuzhiyun  * @offset:	Register offset that should be written
1169*4882a593Smuzhiyun  * @size:	Required size of the write
1170*4882a593Smuzhiyun  * @return the value that should be written as a 32-bit access to @offset & ~3.
1171*4882a593Smuzhiyun  */
1172*4882a593Smuzhiyun ulong pci_conv_size_to_32(ulong old, ulong value, uint offset,
1173*4882a593Smuzhiyun 			  enum pci_size_t size);
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun /**
1176*4882a593Smuzhiyun  * pci_get_controller() - obtain the controller to use for a bus
1177*4882a593Smuzhiyun  *
1178*4882a593Smuzhiyun  * @dev:	Device to check
1179*4882a593Smuzhiyun  * @return pointer to the controller device for this bus
1180*4882a593Smuzhiyun  */
1181*4882a593Smuzhiyun struct udevice *pci_get_controller(struct udevice *dev);
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun /**
1184*4882a593Smuzhiyun  * pci_get_regions() - obtain pointers to all the region types
1185*4882a593Smuzhiyun  *
1186*4882a593Smuzhiyun  * @dev:	Device to check
1187*4882a593Smuzhiyun  * @iop:	Returns a pointer to the I/O region, or NULL if none
1188*4882a593Smuzhiyun  * @memp:	Returns a pointer to the memory region, or NULL if none
1189*4882a593Smuzhiyun  * @prefp:	Returns a pointer to the pre-fetch region, or NULL if none
1190*4882a593Smuzhiyun  * @return the number of non-NULL regions returned, normally 3
1191*4882a593Smuzhiyun  */
1192*4882a593Smuzhiyun int pci_get_regions(struct udevice *dev, struct pci_region **iop,
1193*4882a593Smuzhiyun 		    struct pci_region **memp, struct pci_region **prefp);
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun /**
1196*4882a593Smuzhiyun  * dm_pci_write_bar32() - Write the address of a BAR
1197*4882a593Smuzhiyun  *
1198*4882a593Smuzhiyun  * This writes a raw address to a bar
1199*4882a593Smuzhiyun  *
1200*4882a593Smuzhiyun  * @dev:	PCI device to update
1201*4882a593Smuzhiyun  * @barnum:	BAR number (0-5)
1202*4882a593Smuzhiyun  * @addr:	BAR address
1203*4882a593Smuzhiyun  */
1204*4882a593Smuzhiyun void dm_pci_write_bar32(struct udevice *dev, int barnum, u32 addr);
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun /**
1207*4882a593Smuzhiyun  * dm_pci_read_bar32() - read a base address register from a device
1208*4882a593Smuzhiyun  *
1209*4882a593Smuzhiyun  * @dev:	Device to check
1210*4882a593Smuzhiyun  * @barnum:	Bar number to read (numbered from 0)
1211*4882a593Smuzhiyun  * @return: value of BAR
1212*4882a593Smuzhiyun  */
1213*4882a593Smuzhiyun u32 dm_pci_read_bar32(struct udevice *dev, int barnum);
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun /**
1216*4882a593Smuzhiyun  * dm_pci_bus_to_phys() - convert a PCI bus address to a physical address
1217*4882a593Smuzhiyun  *
1218*4882a593Smuzhiyun  * @dev:	Device containing the PCI address
1219*4882a593Smuzhiyun  * @addr:	PCI address to convert
1220*4882a593Smuzhiyun  * @flags:	Flags for the region type (PCI_REGION_...)
1221*4882a593Smuzhiyun  * @return physical address corresponding to that PCI bus address
1222*4882a593Smuzhiyun  */
1223*4882a593Smuzhiyun phys_addr_t dm_pci_bus_to_phys(struct udevice *dev, pci_addr_t addr,
1224*4882a593Smuzhiyun 			       unsigned long flags);
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun /**
1227*4882a593Smuzhiyun  * dm_pci_phys_to_bus() - convert a physical address to a PCI bus address
1228*4882a593Smuzhiyun  *
1229*4882a593Smuzhiyun  * @dev:	Device containing the bus address
1230*4882a593Smuzhiyun  * @addr:	Physical address to convert
1231*4882a593Smuzhiyun  * @flags:	Flags for the region type (PCI_REGION_...)
1232*4882a593Smuzhiyun  * @return PCI bus address corresponding to that physical address
1233*4882a593Smuzhiyun  */
1234*4882a593Smuzhiyun pci_addr_t dm_pci_phys_to_bus(struct udevice *dev, phys_addr_t addr,
1235*4882a593Smuzhiyun 			      unsigned long flags);
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun /**
1238*4882a593Smuzhiyun  * dm_pci_map_bar() - get a virtual address associated with a BAR region
1239*4882a593Smuzhiyun  *
1240*4882a593Smuzhiyun  * Looks up a base address register and finds the physical memory address
1241*4882a593Smuzhiyun  * that corresponds to it
1242*4882a593Smuzhiyun  *
1243*4882a593Smuzhiyun  * @dev:	Device to check
1244*4882a593Smuzhiyun  * @bar:	Bar number to read (numbered from 0)
1245*4882a593Smuzhiyun  * @flags:	Flags for the region type (PCI_REGION_...)
1246*4882a593Smuzhiyun  * @return: pointer to the virtual address to use
1247*4882a593Smuzhiyun  */
1248*4882a593Smuzhiyun void *dm_pci_map_bar(struct udevice *dev, int bar, int flags);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun #define dm_pci_virt_to_bus(dev, addr, flags) \
1251*4882a593Smuzhiyun 	dm_pci_phys_to_bus(dev, (virt_to_phys(addr)), (flags))
1252*4882a593Smuzhiyun #define dm_pci_bus_to_virt(dev, addr, flags, len, map_flags) \
1253*4882a593Smuzhiyun 	map_physmem(dm_pci_bus_to_phys(dev, (addr), (flags)), \
1254*4882a593Smuzhiyun 		    (len), (map_flags))
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun #define dm_pci_phys_to_mem(dev, addr) \
1257*4882a593Smuzhiyun 	dm_pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
1258*4882a593Smuzhiyun #define dm_pci_mem_to_phys(dev, addr) \
1259*4882a593Smuzhiyun 	dm_pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
1260*4882a593Smuzhiyun #define dm_pci_phys_to_io(dev, addr) \
1261*4882a593Smuzhiyun 	dm_pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
1262*4882a593Smuzhiyun #define dm_pci_io_to_phys(dev, addr) \
1263*4882a593Smuzhiyun 	dm_pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun #define dm_pci_virt_to_mem(dev, addr) \
1266*4882a593Smuzhiyun 	dm_pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
1267*4882a593Smuzhiyun #define dm_pci_mem_to_virt(dev, addr, len, map_flags) \
1268*4882a593Smuzhiyun 	dm_pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
1269*4882a593Smuzhiyun #define dm_pci_virt_to_io(dev, addr) \
1270*4882a593Smuzhiyun 	dm_pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
1271*4882a593Smuzhiyun #define dm_pci_io_to_virt(dev, addr, len, map_flags) \
1272*4882a593Smuzhiyun 	dm_pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun /**
1275*4882a593Smuzhiyun  * dm_pci_find_device() - find a device by vendor/device ID
1276*4882a593Smuzhiyun  *
1277*4882a593Smuzhiyun  * @vendor:	Vendor ID
1278*4882a593Smuzhiyun  * @device:	Device ID
1279*4882a593Smuzhiyun  * @index:	0 to find the first match, 1 for second, etc.
1280*4882a593Smuzhiyun  * @devp:	Returns pointer to the device, if found
1281*4882a593Smuzhiyun  * @return 0 if found, -ve on error
1282*4882a593Smuzhiyun  */
1283*4882a593Smuzhiyun int dm_pci_find_device(unsigned int vendor, unsigned int device, int index,
1284*4882a593Smuzhiyun 		       struct udevice **devp);
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun /**
1287*4882a593Smuzhiyun  * dm_pci_find_class() - find a device by class
1288*4882a593Smuzhiyun  *
1289*4882a593Smuzhiyun  * @find_class: 3-byte (24-bit) class value to find
1290*4882a593Smuzhiyun  * @index:	0 to find the first match, 1 for second, etc.
1291*4882a593Smuzhiyun  * @devp:	Returns pointer to the device, if found
1292*4882a593Smuzhiyun  * @return 0 if found, -ve on error
1293*4882a593Smuzhiyun  */
1294*4882a593Smuzhiyun int dm_pci_find_class(uint find_class, int index, struct udevice **devp);
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun /**
1297*4882a593Smuzhiyun  * struct dm_pci_emul_ops - PCI device emulator operations
1298*4882a593Smuzhiyun  */
1299*4882a593Smuzhiyun struct dm_pci_emul_ops {
1300*4882a593Smuzhiyun 	/**
1301*4882a593Smuzhiyun 	 * get_devfn(): Check which device and function this emulators
1302*4882a593Smuzhiyun 	 *
1303*4882a593Smuzhiyun 	 * @dev:	device to check
1304*4882a593Smuzhiyun 	 * @return the device and function this emulates, or -ve on error
1305*4882a593Smuzhiyun 	 */
1306*4882a593Smuzhiyun 	int (*get_devfn)(struct udevice *dev);
1307*4882a593Smuzhiyun 	/**
1308*4882a593Smuzhiyun 	 * read_config() - Read a PCI configuration value
1309*4882a593Smuzhiyun 	 *
1310*4882a593Smuzhiyun 	 * @dev:	Emulated device to read from
1311*4882a593Smuzhiyun 	 * @offset:	Byte offset within the device's configuration space
1312*4882a593Smuzhiyun 	 * @valuep:	Place to put the returned value
1313*4882a593Smuzhiyun 	 * @size:	Access size
1314*4882a593Smuzhiyun 	 * @return 0 if OK, -ve on error
1315*4882a593Smuzhiyun 	 */
1316*4882a593Smuzhiyun 	int (*read_config)(struct udevice *dev, uint offset, ulong *valuep,
1317*4882a593Smuzhiyun 			   enum pci_size_t size);
1318*4882a593Smuzhiyun 	/**
1319*4882a593Smuzhiyun 	 * write_config() - Write a PCI configuration value
1320*4882a593Smuzhiyun 	 *
1321*4882a593Smuzhiyun 	 * @dev:	Emulated device to write to
1322*4882a593Smuzhiyun 	 * @offset:	Byte offset within the device's configuration space
1323*4882a593Smuzhiyun 	 * @value:	Value to write
1324*4882a593Smuzhiyun 	 * @size:	Access size
1325*4882a593Smuzhiyun 	 * @return 0 if OK, -ve on error
1326*4882a593Smuzhiyun 	 */
1327*4882a593Smuzhiyun 	int (*write_config)(struct udevice *dev, uint offset, ulong value,
1328*4882a593Smuzhiyun 			    enum pci_size_t size);
1329*4882a593Smuzhiyun 	/**
1330*4882a593Smuzhiyun 	 * read_io() - Read a PCI I/O value
1331*4882a593Smuzhiyun 	 *
1332*4882a593Smuzhiyun 	 * @dev:	Emulated device to read from
1333*4882a593Smuzhiyun 	 * @addr:	I/O address to read
1334*4882a593Smuzhiyun 	 * @valuep:	Place to put the returned value
1335*4882a593Smuzhiyun 	 * @size:	Access size
1336*4882a593Smuzhiyun 	 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1337*4882a593Smuzhiyun 	 *		other -ve value on error
1338*4882a593Smuzhiyun 	 */
1339*4882a593Smuzhiyun 	int (*read_io)(struct udevice *dev, unsigned int addr, ulong *valuep,
1340*4882a593Smuzhiyun 		       enum pci_size_t size);
1341*4882a593Smuzhiyun 	/**
1342*4882a593Smuzhiyun 	 * write_io() - Write a PCI I/O value
1343*4882a593Smuzhiyun 	 *
1344*4882a593Smuzhiyun 	 * @dev:	Emulated device to write from
1345*4882a593Smuzhiyun 	 * @addr:	I/O address to write
1346*4882a593Smuzhiyun 	 * @value:	Value to write
1347*4882a593Smuzhiyun 	 * @size:	Access size
1348*4882a593Smuzhiyun 	 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1349*4882a593Smuzhiyun 	 *		other -ve value on error
1350*4882a593Smuzhiyun 	 */
1351*4882a593Smuzhiyun 	int (*write_io)(struct udevice *dev, unsigned int addr,
1352*4882a593Smuzhiyun 			ulong value, enum pci_size_t size);
1353*4882a593Smuzhiyun 	/**
1354*4882a593Smuzhiyun 	 * map_physmem() - Map a device into sandbox memory
1355*4882a593Smuzhiyun 	 *
1356*4882a593Smuzhiyun 	 * @dev:	Emulated device to map
1357*4882a593Smuzhiyun 	 * @addr:	Memory address, normally corresponding to a PCI BAR.
1358*4882a593Smuzhiyun 	 *		The device should have been configured to have a BAR
1359*4882a593Smuzhiyun 	 *		at this address.
1360*4882a593Smuzhiyun 	 * @lenp:	On entry, the size of the area to map, On exit it is
1361*4882a593Smuzhiyun 	 *		updated to the size actually mapped, which may be less
1362*4882a593Smuzhiyun 	 *		if the device has less space
1363*4882a593Smuzhiyun 	 * @ptrp:	Returns a pointer to the mapped address. The device's
1364*4882a593Smuzhiyun 	 *		space can be accessed as @lenp bytes starting here
1365*4882a593Smuzhiyun 	 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1366*4882a593Smuzhiyun 	 *		other -ve value on error
1367*4882a593Smuzhiyun 	 */
1368*4882a593Smuzhiyun 	int (*map_physmem)(struct udevice *dev, phys_addr_t addr,
1369*4882a593Smuzhiyun 			   unsigned long *lenp, void **ptrp);
1370*4882a593Smuzhiyun 	/**
1371*4882a593Smuzhiyun 	 * unmap_physmem() - undo a memory mapping
1372*4882a593Smuzhiyun 	 *
1373*4882a593Smuzhiyun 	 * This must be called after map_physmem() to undo the mapping.
1374*4882a593Smuzhiyun 	 * Some devices can use this to check what has been written into
1375*4882a593Smuzhiyun 	 * their mapped memory and perform an operations they require on it.
1376*4882a593Smuzhiyun 	 * In this way, map/unmap can be used as a sort of handshake between
1377*4882a593Smuzhiyun 	 * the emulated device and its users.
1378*4882a593Smuzhiyun 	 *
1379*4882a593Smuzhiyun 	 * @dev:	Emuated device to unmap
1380*4882a593Smuzhiyun 	 * @vaddr:	Mapped memory address, as passed to map_physmem()
1381*4882a593Smuzhiyun 	 * @len:	Size of area mapped, as returned by map_physmem()
1382*4882a593Smuzhiyun 	 * @return 0 if OK, -ve on error
1383*4882a593Smuzhiyun 	 */
1384*4882a593Smuzhiyun 	int (*unmap_physmem)(struct udevice *dev, const void *vaddr,
1385*4882a593Smuzhiyun 			     unsigned long len);
1386*4882a593Smuzhiyun };
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun /* Get access to a PCI device emulator's operations */
1389*4882a593Smuzhiyun #define pci_get_emul_ops(dev)	((struct dm_pci_emul_ops *)(dev)->driver->ops)
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun /**
1392*4882a593Smuzhiyun  * sandbox_pci_get_emul() - Get the emulation device for a PCI device
1393*4882a593Smuzhiyun  *
1394*4882a593Smuzhiyun  * Searches for a suitable emulator for the given PCI bus device
1395*4882a593Smuzhiyun  *
1396*4882a593Smuzhiyun  * @bus:	PCI bus to search
1397*4882a593Smuzhiyun  * @find_devfn:	PCI device and function address (PCI_DEVFN())
1398*4882a593Smuzhiyun  * @emulp:	Returns emulated device if found
1399*4882a593Smuzhiyun  * @return 0 if found, -ENODEV if not found
1400*4882a593Smuzhiyun  */
1401*4882a593Smuzhiyun int sandbox_pci_get_emul(struct udevice *bus, pci_dev_t find_devfn,
1402*4882a593Smuzhiyun 			 struct udevice **emulp);
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun #endif /* CONFIG_DM_PCI */
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun /**
1407*4882a593Smuzhiyun  * PCI_DEVICE - macro used to describe a specific pci device
1408*4882a593Smuzhiyun  * @vend: the 16 bit PCI Vendor ID
1409*4882a593Smuzhiyun  * @dev: the 16 bit PCI Device ID
1410*4882a593Smuzhiyun  *
1411*4882a593Smuzhiyun  * This macro is used to create a struct pci_device_id that matches a
1412*4882a593Smuzhiyun  * specific device.  The subvendor and subdevice fields will be set to
1413*4882a593Smuzhiyun  * PCI_ANY_ID.
1414*4882a593Smuzhiyun  */
1415*4882a593Smuzhiyun #define PCI_DEVICE(vend, dev) \
1416*4882a593Smuzhiyun 	.vendor = (vend), .device = (dev), \
1417*4882a593Smuzhiyun 	.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun /**
1420*4882a593Smuzhiyun  * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
1421*4882a593Smuzhiyun  * @vend: the 16 bit PCI Vendor ID
1422*4882a593Smuzhiyun  * @dev: the 16 bit PCI Device ID
1423*4882a593Smuzhiyun  * @subvend: the 16 bit PCI Subvendor ID
1424*4882a593Smuzhiyun  * @subdev: the 16 bit PCI Subdevice ID
1425*4882a593Smuzhiyun  *
1426*4882a593Smuzhiyun  * This macro is used to create a struct pci_device_id that matches a
1427*4882a593Smuzhiyun  * specific device with subsystem information.
1428*4882a593Smuzhiyun  */
1429*4882a593Smuzhiyun #define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
1430*4882a593Smuzhiyun 	.vendor = (vend), .device = (dev), \
1431*4882a593Smuzhiyun 	.subvendor = (subvend), .subdevice = (subdev)
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun /**
1434*4882a593Smuzhiyun  * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
1435*4882a593Smuzhiyun  * @dev_class: the class, subclass, prog-if triple for this device
1436*4882a593Smuzhiyun  * @dev_class_mask: the class mask for this device
1437*4882a593Smuzhiyun  *
1438*4882a593Smuzhiyun  * This macro is used to create a struct pci_device_id that matches a
1439*4882a593Smuzhiyun  * specific PCI class.  The vendor, device, subvendor, and subdevice
1440*4882a593Smuzhiyun  * fields will be set to PCI_ANY_ID.
1441*4882a593Smuzhiyun  */
1442*4882a593Smuzhiyun #define PCI_DEVICE_CLASS(dev_class, dev_class_mask) \
1443*4882a593Smuzhiyun 	.class = (dev_class), .class_mask = (dev_class_mask), \
1444*4882a593Smuzhiyun 	.vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
1445*4882a593Smuzhiyun 	.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun /**
1448*4882a593Smuzhiyun  * PCI_VDEVICE - macro used to describe a specific pci device in short form
1449*4882a593Smuzhiyun  * @vend: the vendor name
1450*4882a593Smuzhiyun  * @dev: the 16 bit PCI Device ID
1451*4882a593Smuzhiyun  *
1452*4882a593Smuzhiyun  * This macro is used to create a struct pci_device_id that matches a
1453*4882a593Smuzhiyun  * specific PCI device.  The subvendor, and subdevice fields will be set
1454*4882a593Smuzhiyun  * to PCI_ANY_ID. The macro allows the next field to follow as the device
1455*4882a593Smuzhiyun  * private data.
1456*4882a593Smuzhiyun  */
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun #define PCI_VDEVICE(vend, dev) \
1459*4882a593Smuzhiyun 	.vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
1460*4882a593Smuzhiyun 	.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun /**
1463*4882a593Smuzhiyun  * struct pci_driver_entry - Matches a driver to its pci_device_id list
1464*4882a593Smuzhiyun  * @driver: Driver to use
1465*4882a593Smuzhiyun  * @match: List of match records for this driver, terminated by {}
1466*4882a593Smuzhiyun  */
1467*4882a593Smuzhiyun struct pci_driver_entry {
1468*4882a593Smuzhiyun 	struct driver *driver;
1469*4882a593Smuzhiyun 	const struct pci_device_id *match;
1470*4882a593Smuzhiyun };
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun #define U_BOOT_PCI_DEVICE(__name, __match)				\
1473*4882a593Smuzhiyun 	ll_entry_declare(struct pci_driver_entry, __name, pci_driver_entry) = {\
1474*4882a593Smuzhiyun 		.driver = llsym(struct driver, __name, driver), \
1475*4882a593Smuzhiyun 		.match = __match, \
1476*4882a593Smuzhiyun 		}
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */
1479*4882a593Smuzhiyun #endif /* _PCI_H */
1480