1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2000
3*4882a593Smuzhiyun * Rob Taylor, Flying Pig Systems. robt@flyingpig.com.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #ifndef _NS87308_H_
9*4882a593Smuzhiyun #define _NS87308_H_
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <asm/pci_io.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun /* Note: I couldn't find a full data sheet for the ns87308, but the ns87307 seems to be pretty
14*4882a593Smuzhiyun functionally- (and pin-) equivalent to the 87308, but the 308 has better ir support. */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun void initialise_ns87308(void);
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun * The following struct represents the GPIO registers on the NS87308/NS97307
20*4882a593Smuzhiyun */
21*4882a593Smuzhiyun struct GPIO
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun unsigned char dta1; /* 0 data port 1 */
24*4882a593Smuzhiyun unsigned char dir1; /* 1 direction port 1 */
25*4882a593Smuzhiyun unsigned char out1; /* 2 output type port 1 */
26*4882a593Smuzhiyun unsigned char puc1; /* 3 pull-up control port 1 */
27*4882a593Smuzhiyun unsigned char dta2; /* 4 data port 2 */
28*4882a593Smuzhiyun unsigned char dir2; /* 5 direction port 2 */
29*4882a593Smuzhiyun unsigned char out2; /* 6 output type port 2 */
30*4882a593Smuzhiyun unsigned char puc2; /* 7 pull-up control port 2 */
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun * The following represents the power management registers on the NS87308/NS97307
35*4882a593Smuzhiyun */
36*4882a593Smuzhiyun #define PWM_FER1 0 /* 0 function enable reg. 1 */
37*4882a593Smuzhiyun #define PWM_FER2 1 /* 1 function enable reg. 2 */
38*4882a593Smuzhiyun #define PWM_PMC1 2 /* 2 power mgmt. control 1 */
39*4882a593Smuzhiyun #define PWM_PMC2 3 /* 3 power mgmt. control 2 */
40*4882a593Smuzhiyun #define PWM_PMC3 4 /* 4 power mgmt. control 3 */
41*4882a593Smuzhiyun #define PWM_WDTO 5 /* 5 watchdog time-out */
42*4882a593Smuzhiyun #define PWM_WDCF 6 /* 6 watchdog config. */
43*4882a593Smuzhiyun #define PWM_WDST 7 /* 7 watchdog status */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /*PNP config registers:
46*4882a593Smuzhiyun * these depend on the stated of BADDR1 and BADDR0 on startup
47*4882a593Smuzhiyun * so there's three versions here with the last two digits indicating
48*4882a593Smuzhiyun * for which configuration their valid
49*4882a593Smuzhiyun * the 1st of the two digits indicates the state of BADDR1
50*4882a593Smuzhiyun * the 2st of the two digits indicates the state of BADDR0
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define IO_INDEX_OFFSET_0x 0x0279 /* full PnP isa Mode */
55*4882a593Smuzhiyun #define IO_INDEX_OFFSET_10 0x015C /* PnP motherboard mode */
56*4882a593Smuzhiyun #define IO_INDEX_OFFSET_11 0x002E /* PnP motherboard mode */
57*4882a593Smuzhiyun #define IO_DATA_OFFSET_0x 0x0A79 /* full PnP isa Mode */
58*4882a593Smuzhiyun #define IO_DATA_OFFSET_10 0x015D /* PnP motherboard mode */
59*4882a593Smuzhiyun #define IO_DATA_OFFSET_11 0x002F /* PnP motherboard mode */
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #if defined(CONFIG_SYS_NS87308_BADDR_0x)
62*4882a593Smuzhiyun #define IO_INDEX (CONFIG_SYS_ISA_IO + IO_INDEX_OFFSET_0x)
63*4882a593Smuzhiyun #define IO_DATA (CONFIG_SYS_ISA_IO + IO_DATA_OFFSET_0x)
64*4882a593Smuzhiyun #elif defined(CONFIG_SYS_NS87308_BADDR_10)
65*4882a593Smuzhiyun #define IO_INDEX (CONFIG_SYS_ISA_IO + IO_INDEX_OFFSET_10)
66*4882a593Smuzhiyun #define IO_DATA (CONFIG_SYS_ISA_IO + IO_DATA_OFFSET_10)
67*4882a593Smuzhiyun #elif defined(CONFIG_SYS_NS87308_BADDR_11)
68*4882a593Smuzhiyun #define IO_INDEX (CONFIG_SYS_ISA_IO + IO_INDEX_OFFSET_11)
69*4882a593Smuzhiyun #define IO_DATA (CONFIG_SYS_ISA_IO + IO_DATA_OFFSET_11)
70*4882a593Smuzhiyun #endif
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* PnP register definitions */
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define SET_RD_DATA_PORT 0x00
75*4882a593Smuzhiyun #define SERIAL_ISOLATION 0x01
76*4882a593Smuzhiyun #define CONFIG_CONTROL 0x02
77*4882a593Smuzhiyun #define WAKE_CSN 0x03
78*4882a593Smuzhiyun #define RES_DATA 0x04
79*4882a593Smuzhiyun #define STATUS 0x05
80*4882a593Smuzhiyun #define SET_CSN 0x06
81*4882a593Smuzhiyun #define LOGICAL_DEVICE 0x07
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /*vendor defined values */
84*4882a593Smuzhiyun #define SID_REG 0x20
85*4882a593Smuzhiyun #define SUPOERIO_CONF1 0x21
86*4882a593Smuzhiyun #define SUPOERIO_CONF2 0x22
87*4882a593Smuzhiyun #define PGCS_INDEX 0x23
88*4882a593Smuzhiyun #define PGCS_DATA 0x24
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* values above 30 are different for each logical device
91*4882a593Smuzhiyun but I can't be arsed to enter them all. the ones here
92*4882a593Smuzhiyun are pretty consistent between all logical devices
93*4882a593Smuzhiyun feel free to correct the situation if you want.. ;)
94*4882a593Smuzhiyun */
95*4882a593Smuzhiyun #define ACTIVATE 0x30
96*4882a593Smuzhiyun #define ACTIVATE_OFF 0x00
97*4882a593Smuzhiyun #define ACTIVATE_ON 0x01
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define BASE_ADDR_HIGH 0x60
100*4882a593Smuzhiyun #define BASE_ADDR_LOW 0x61
101*4882a593Smuzhiyun #define LUN_CONFIG_REG 0xF0
102*4882a593Smuzhiyun #define DBASE_HIGH 0x60 /* SIO KBC data base address, 15:8 */
103*4882a593Smuzhiyun #define DBASE_LOW 0x61 /* SIO KBC data base address, 7:0 */
104*4882a593Smuzhiyun #define CBASE_HIGH 0x62 /* SIO KBC command base addr, 15:8 */
105*4882a593Smuzhiyun #define CBASE_LOW 0x63 /* SIO KBC command base addr, 7:0 */
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* the logical devices*/
108*4882a593Smuzhiyun #define LDEV_KBC1 0x00 /* 2 devices for keyboard and mouse controller*/
109*4882a593Smuzhiyun #define LDEV_KBC2 0x01
110*4882a593Smuzhiyun #define LDEV_MOUSE 0x01
111*4882a593Smuzhiyun #define LDEV_RTC_APC 0x02 /*Real Time Clock and Advanced Power Control*/
112*4882a593Smuzhiyun #define LDEV_FDC 0x03 /*floppy disk controller*/
113*4882a593Smuzhiyun #define LDEV_PARP 0x04 /*Parallel port*/
114*4882a593Smuzhiyun #define LDEV_UART2 0x05
115*4882a593Smuzhiyun #define LDEV_UART1 0x06
116*4882a593Smuzhiyun #define LDEV_GPIO 0x07 /*General Purpose IO and chip select output signals*/
117*4882a593Smuzhiyun #define LDEV_POWRMAN 0x08 /*Power Managment*/
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #define CONFIG_SYS_NS87308_KBC1 (1 << LDEV_KBC1)
120*4882a593Smuzhiyun #define CONFIG_SYS_NS87308_KBC2 (1 << LDEV_KBC2)
121*4882a593Smuzhiyun #define CONFIG_SYS_NS87308_MOUSE (1 << LDEV_MOUSE)
122*4882a593Smuzhiyun #define CONFIG_SYS_NS87308_RTC_APC (1 << LDEV_RTC_APC)
123*4882a593Smuzhiyun #define CONFIG_SYS_NS87308_FDC (1 << LDEV_FDC)
124*4882a593Smuzhiyun #define CONFIG_SYS_NS87308_PARP (1 << LDEV_PARP)
125*4882a593Smuzhiyun #define CONFIG_SYS_NS87308_UART2 (1 << LDEV_UART2)
126*4882a593Smuzhiyun #define CONFIG_SYS_NS87308_UART1 (1 << LDEV_UART1)
127*4882a593Smuzhiyun #define CONFIG_SYS_NS87308_GPIO (1 << LDEV_GPIO)
128*4882a593Smuzhiyun #define CONFIG_SYS_NS87308_POWRMAN (1 << LDEV_POWRMAN)
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /*some functions and macro's for doing configuration */
131*4882a593Smuzhiyun
read_pnp_config(unsigned char index,unsigned char * data)132*4882a593Smuzhiyun static inline void read_pnp_config(unsigned char index, unsigned char *data)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun pci_writeb(index,IO_INDEX);
135*4882a593Smuzhiyun pci_readb(IO_DATA, *data);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
write_pnp_config(unsigned char index,unsigned char data)138*4882a593Smuzhiyun static inline void write_pnp_config(unsigned char index, unsigned char data)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun pci_writeb(index,IO_INDEX);
141*4882a593Smuzhiyun pci_writeb(data, IO_DATA);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
pnp_set_device(unsigned char dev)144*4882a593Smuzhiyun static inline void pnp_set_device(unsigned char dev)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun write_pnp_config(LOGICAL_DEVICE, dev);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
write_pm_reg(unsigned short base,unsigned char index,unsigned char data)149*4882a593Smuzhiyun static inline void write_pm_reg(unsigned short base, unsigned char index, unsigned char data)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun pci_writeb(index, CONFIG_SYS_ISA_IO + base);
152*4882a593Smuzhiyun eieio();
153*4882a593Smuzhiyun pci_writeb(data, CONFIG_SYS_ISA_IO + base + 1);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /*void write_pnp_config(unsigned char index, unsigned char data);
157*4882a593Smuzhiyun void pnp_set_device(unsigned char dev);
158*4882a593Smuzhiyun */
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #define PNP_SET_DEVICE_BASE(dev,base) \
161*4882a593Smuzhiyun pnp_set_device(dev); \
162*4882a593Smuzhiyun write_pnp_config(ACTIVATE, ACTIVATE_OFF); \
163*4882a593Smuzhiyun write_pnp_config(BASE_ADDR_HIGH, ((base) >> 8) & 0xff ); \
164*4882a593Smuzhiyun write_pnp_config(BASE_ADDR_LOW, (base) &0xff); \
165*4882a593Smuzhiyun write_pnp_config(ACTIVATE, ACTIVATE_ON);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #define PNP_ACTIVATE_DEVICE(dev) \
168*4882a593Smuzhiyun pnp_set_device(dev); \
169*4882a593Smuzhiyun write_pnp_config(ACTIVATE, ACTIVATE_ON);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define PNP_DEACTIVATE_DEVICE(dev) \
172*4882a593Smuzhiyun pnp_set_device(dev); \
173*4882a593Smuzhiyun write_pnp_config(ACTIVATE, ACTIVATE_OFF);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun
write_pgcs_config(unsigned char index,unsigned char data)176*4882a593Smuzhiyun static inline void write_pgcs_config(unsigned char index, unsigned char data)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun write_pnp_config(PGCS_INDEX, index);
179*4882a593Smuzhiyun write_pnp_config(PGCS_DATA, data);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* these macrose configure the 3 CS lines
183*4882a593Smuzhiyun on the sandpoint board these controll NVRAM
184*4882a593Smuzhiyun CS0 is connected to NVRAMCS
185*4882a593Smuzhiyun CS1 is connected to NVRAMAS0
186*4882a593Smuzhiyun CS2 is connected to NVRAMAS1
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun #define PGCS_CS_ASSERT_ON_WRITE 0x10
189*4882a593Smuzhiyun #define PGCS_CS_ASSERT_ON_READ 0x20
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun #define PNP_PGCS_CSLINE_BASE(cs, base) \
192*4882a593Smuzhiyun write_pgcs_config((cs) << 2, ((base) >> 8) & 0xff ); \
193*4882a593Smuzhiyun write_pgcs_config(((cs) << 2) + 1, (base) & 0xff );
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun #define PNP_PGCS_CSLINE_CONF(cs, conf) \
196*4882a593Smuzhiyun write_pgcs_config(((cs) << 2) + 2, (conf) );
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* The following sections are for 87308 extensions to the standard compoents it emulates */
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* extensions to 16550*/
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun #define MCR_MDSL_MSK 0xe0 /*mode select mask*/
204*4882a593Smuzhiyun #define MCR_MDSL_UART 0x00 /*uart, default*/
205*4882a593Smuzhiyun #define MCR_MDSL_SHRPIR 0x02 /*Sharp IR*/
206*4882a593Smuzhiyun #define MCR_MDSL_SIR 0x03 /*SIR*/
207*4882a593Smuzhiyun #define MCR_MDSL_CIR 0x06 /*Consumer IR*/
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #define FCR_TXFTH0 0x10 /* these bits control threshod of data level in fifo */
210*4882a593Smuzhiyun #define FCR_TXFTH1 0x20 /* for interrupt trigger */
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /*
213*4882a593Smuzhiyun * Default NS87308 configuration
214*4882a593Smuzhiyun */
215*4882a593Smuzhiyun #ifndef CONFIG_SYS_NS87308_KBC1_BASE
216*4882a593Smuzhiyun #define CONFIG_SYS_NS87308_KBC1_BASE 0x0060
217*4882a593Smuzhiyun #endif
218*4882a593Smuzhiyun #ifndef CONFIG_SYS_NS87308_RTC_BASE
219*4882a593Smuzhiyun #define CONFIG_SYS_NS87308_RTC_BASE 0x0070
220*4882a593Smuzhiyun #endif
221*4882a593Smuzhiyun #ifndef CONFIG_SYS_NS87308_FDC_BASE
222*4882a593Smuzhiyun #define CONFIG_SYS_NS87308_FDC_BASE 0x03F0
223*4882a593Smuzhiyun #endif
224*4882a593Smuzhiyun #ifndef CONFIG_SYS_NS87308_LPT_BASE
225*4882a593Smuzhiyun #define CONFIG_SYS_NS87308_LPT_BASE 0x0278
226*4882a593Smuzhiyun #endif
227*4882a593Smuzhiyun #ifndef CONFIG_SYS_NS87308_UART1_BASE
228*4882a593Smuzhiyun #define CONFIG_SYS_NS87308_UART1_BASE 0x03F8
229*4882a593Smuzhiyun #endif
230*4882a593Smuzhiyun #ifndef CONFIG_SYS_NS87308_UART2_BASE
231*4882a593Smuzhiyun #define CONFIG_SYS_NS87308_UART2_BASE 0x02F8
232*4882a593Smuzhiyun #endif
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun #endif /*_NS87308_H_*/
235