1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * NS16550 Serial Port 3*4882a593Smuzhiyun * originally from linux source (arch/powerpc/boot/ns16550.h) 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Cleanup and unification 6*4882a593Smuzhiyun * (C) 2009 by Detlev Zundel, DENX Software Engineering GmbH 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * modified slightly to 9*4882a593Smuzhiyun * have addresses as offsets from CONFIG_SYS_ISA_BASE 10*4882a593Smuzhiyun * added a few more definitions 11*4882a593Smuzhiyun * added prototypes for ns16550.c 12*4882a593Smuzhiyun * reduced no of com ports to 2 13*4882a593Smuzhiyun * modifications (c) Rob Taylor, Flying Pig Systems. 2000. 14*4882a593Smuzhiyun * 15*4882a593Smuzhiyun * added support for port on 64-bit bus 16*4882a593Smuzhiyun * by Richard Danter (richard.danter@windriver.com), (C) 2005 Wind River Systems 17*4882a593Smuzhiyun */ 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun /* 20*4882a593Smuzhiyun * Note that the following macro magic uses the fact that the compiler 21*4882a593Smuzhiyun * will not allocate storage for arrays of size 0 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #include <linux/types.h> 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #ifdef CONFIG_DM_SERIAL 27*4882a593Smuzhiyun /* 28*4882a593Smuzhiyun * For driver model we always use one byte per register, and sort out the 29*4882a593Smuzhiyun * differences in the driver 30*4882a593Smuzhiyun */ 31*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE (-1) 32*4882a593Smuzhiyun #endif 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun #if !defined(CONFIG_SYS_NS16550_REG_SIZE) || (CONFIG_SYS_NS16550_REG_SIZE == 0) 35*4882a593Smuzhiyun #error "Please define NS16550 registers size." 36*4882a593Smuzhiyun #elif defined(CONFIG_SYS_NS16550_MEM32) && !defined(CONFIG_DM_SERIAL) 37*4882a593Smuzhiyun #define UART_REG(x) u32 x 38*4882a593Smuzhiyun #elif (CONFIG_SYS_NS16550_REG_SIZE > 0) 39*4882a593Smuzhiyun #define UART_REG(x) \ 40*4882a593Smuzhiyun unsigned char prepad_##x[CONFIG_SYS_NS16550_REG_SIZE - 1]; \ 41*4882a593Smuzhiyun unsigned char x; 42*4882a593Smuzhiyun #elif (CONFIG_SYS_NS16550_REG_SIZE < 0) 43*4882a593Smuzhiyun #define UART_REG(x) \ 44*4882a593Smuzhiyun unsigned char x; \ 45*4882a593Smuzhiyun unsigned char postpad_##x[-CONFIG_SYS_NS16550_REG_SIZE - 1]; 46*4882a593Smuzhiyun #endif 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun /** 49*4882a593Smuzhiyun * struct ns16550_platdata - information about a NS16550 port 50*4882a593Smuzhiyun * 51*4882a593Smuzhiyun * @base: Base register address 52*4882a593Smuzhiyun * @reg_shift: Shift size of registers (0=byte, 1=16bit, 2=32bit...) 53*4882a593Smuzhiyun * @clock: UART base clock speed in Hz 54*4882a593Smuzhiyun */ 55*4882a593Smuzhiyun struct ns16550_platdata { 56*4882a593Smuzhiyun unsigned long base; 57*4882a593Smuzhiyun int reg_shift; 58*4882a593Smuzhiyun int clock; 59*4882a593Smuzhiyun int reg_offset; 60*4882a593Smuzhiyun u32 fcr; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun struct udevice; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun struct NS16550 { 66*4882a593Smuzhiyun UART_REG(rbr); /* 0 */ 67*4882a593Smuzhiyun UART_REG(ier); /* 1 */ 68*4882a593Smuzhiyun UART_REG(fcr); /* 2 */ 69*4882a593Smuzhiyun UART_REG(lcr); /* 3 */ 70*4882a593Smuzhiyun UART_REG(mcr); /* 4 */ 71*4882a593Smuzhiyun UART_REG(lsr); /* 5 */ 72*4882a593Smuzhiyun UART_REG(msr); /* 6 */ 73*4882a593Smuzhiyun UART_REG(spr); /* 7 */ 74*4882a593Smuzhiyun #ifdef CONFIG_SOC_DA8XX 75*4882a593Smuzhiyun UART_REG(reg8); /* 8 */ 76*4882a593Smuzhiyun UART_REG(reg9); /* 9 */ 77*4882a593Smuzhiyun UART_REG(revid1); /* A */ 78*4882a593Smuzhiyun UART_REG(revid2); /* B */ 79*4882a593Smuzhiyun UART_REG(pwr_mgmt); /* C */ 80*4882a593Smuzhiyun UART_REG(mdr1); /* D */ 81*4882a593Smuzhiyun #else 82*4882a593Smuzhiyun UART_REG(mdr1); /* 8 */ 83*4882a593Smuzhiyun UART_REG(reg9); /* 9 */ 84*4882a593Smuzhiyun UART_REG(regA); /* A */ 85*4882a593Smuzhiyun UART_REG(regB); /* B */ 86*4882a593Smuzhiyun UART_REG(regC); /* C */ 87*4882a593Smuzhiyun UART_REG(regD); /* D */ 88*4882a593Smuzhiyun UART_REG(regE); /* E */ 89*4882a593Smuzhiyun UART_REG(uasr); /* F */ 90*4882a593Smuzhiyun UART_REG(scr); /* 10*/ 91*4882a593Smuzhiyun UART_REG(ssr); /* 11*/ 92*4882a593Smuzhiyun #endif 93*4882a593Smuzhiyun #ifdef CONFIG_DM_SERIAL 94*4882a593Smuzhiyun struct ns16550_platdata *plat; 95*4882a593Smuzhiyun #endif 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun #define thr rbr 99*4882a593Smuzhiyun #define iir fcr 100*4882a593Smuzhiyun #define dll rbr 101*4882a593Smuzhiyun #define dlm ier 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun typedef struct NS16550 *NS16550_t; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun /* 106*4882a593Smuzhiyun * These are the definitions for the FIFO Control Register 107*4882a593Smuzhiyun */ 108*4882a593Smuzhiyun #define UART_FCR_FIFO_EN 0x01 /* Fifo enable */ 109*4882a593Smuzhiyun #define UART_FCR_CLEAR_RCVR 0x02 /* Clear the RCVR FIFO */ 110*4882a593Smuzhiyun #define UART_FCR_CLEAR_XMIT 0x04 /* Clear the XMIT FIFO */ 111*4882a593Smuzhiyun #define UART_FCR_DMA_SELECT 0x08 /* For DMA applications */ 112*4882a593Smuzhiyun #define UART_FCR_TRIGGER_MASK 0xC0 /* Mask for the FIFO trigger range */ 113*4882a593Smuzhiyun #define UART_FCR_TRIGGER_1 0x00 /* Mask for trigger set at 1 */ 114*4882a593Smuzhiyun #define UART_FCR_TRIGGER_4 0x40 /* Mask for trigger set at 4 */ 115*4882a593Smuzhiyun #define UART_FCR_TRIGGER_8 0x80 /* Mask for trigger set at 8 */ 116*4882a593Smuzhiyun #define UART_FCR_TRIGGER_14 0xC0 /* Mask for trigger set at 14 */ 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #define UART_FCR_RXSR 0x02 /* Receiver soft reset */ 119*4882a593Smuzhiyun #define UART_FCR_TXSR 0x04 /* Transmitter soft reset */ 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /* Ingenic JZ47xx specific UART-enable bit. */ 122*4882a593Smuzhiyun #define UART_FCR_UME 0x10 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun /* Clear & enable FIFOs */ 125*4882a593Smuzhiyun #define UART_FCR_DEFVAL (UART_FCR_FIFO_EN | \ 126*4882a593Smuzhiyun UART_FCR_RXSR | \ 127*4882a593Smuzhiyun UART_FCR_TXSR) 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* 130*4882a593Smuzhiyun * These are the definitions for the Modem Control Register 131*4882a593Smuzhiyun */ 132*4882a593Smuzhiyun #define UART_MCR_DTR 0x01 /* DTR */ 133*4882a593Smuzhiyun #define UART_MCR_RTS 0x02 /* RTS */ 134*4882a593Smuzhiyun #define UART_MCR_OUT1 0x04 /* Out 1 */ 135*4882a593Smuzhiyun #define UART_MCR_OUT2 0x08 /* Out 2 */ 136*4882a593Smuzhiyun #define UART_MCR_LOOP 0x10 /* Enable loopback test mode */ 137*4882a593Smuzhiyun #define UART_MCR_AFE 0x20 /* Enable auto-RTS/CTS */ 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun #define UART_MCR_DMA_EN 0x04 140*4882a593Smuzhiyun #define UART_MCR_TX_DFR 0x08 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun /* 143*4882a593Smuzhiyun * These are the definitions for the Line Control Register 144*4882a593Smuzhiyun * 145*4882a593Smuzhiyun * Note: if the word length is 5 bits (UART_LCR_WLEN5), then setting 146*4882a593Smuzhiyun * UART_LCR_STOP will select 1.5 stop bits, not 2 stop bits. 147*4882a593Smuzhiyun */ 148*4882a593Smuzhiyun #define UART_LCR_WLS_MSK 0x03 /* character length select mask */ 149*4882a593Smuzhiyun #define UART_LCR_WLS_5 0x00 /* 5 bit character length */ 150*4882a593Smuzhiyun #define UART_LCR_WLS_6 0x01 /* 6 bit character length */ 151*4882a593Smuzhiyun #define UART_LCR_WLS_7 0x02 /* 7 bit character length */ 152*4882a593Smuzhiyun #define UART_LCR_WLS_8 0x03 /* 8 bit character length */ 153*4882a593Smuzhiyun #define UART_LCR_STB 0x04 /* # stop Bits, off=1, on=1.5 or 2) */ 154*4882a593Smuzhiyun #define UART_LCR_PEN 0x08 /* Parity eneble */ 155*4882a593Smuzhiyun #define UART_LCR_EPS 0x10 /* Even Parity Select */ 156*4882a593Smuzhiyun #define UART_LCR_STKP 0x20 /* Stick Parity */ 157*4882a593Smuzhiyun #define UART_LCR_SBRK 0x40 /* Set Break */ 158*4882a593Smuzhiyun #define UART_LCR_BKSE 0x80 /* Bank select enable */ 159*4882a593Smuzhiyun #define UART_LCR_DLAB 0x80 /* Divisor latch access bit */ 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun /* 162*4882a593Smuzhiyun * These are the definitions for the Line Status Register 163*4882a593Smuzhiyun */ 164*4882a593Smuzhiyun #define UART_LSR_DR 0x01 /* Data ready */ 165*4882a593Smuzhiyun #define UART_LSR_OE 0x02 /* Overrun */ 166*4882a593Smuzhiyun #define UART_LSR_PE 0x04 /* Parity error */ 167*4882a593Smuzhiyun #define UART_LSR_FE 0x08 /* Framing error */ 168*4882a593Smuzhiyun #define UART_LSR_BI 0x10 /* Break */ 169*4882a593Smuzhiyun #define UART_LSR_THRE 0x20 /* Xmit holding register empty */ 170*4882a593Smuzhiyun #define UART_LSR_TEMT 0x40 /* Xmitter empty */ 171*4882a593Smuzhiyun #define UART_LSR_ERR 0x80 /* Error */ 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #define UART_MSR_DCD 0x80 /* Data Carrier Detect */ 174*4882a593Smuzhiyun #define UART_MSR_RI 0x40 /* Ring Indicator */ 175*4882a593Smuzhiyun #define UART_MSR_DSR 0x20 /* Data Set Ready */ 176*4882a593Smuzhiyun #define UART_MSR_CTS 0x10 /* Clear to Send */ 177*4882a593Smuzhiyun #define UART_MSR_DDCD 0x08 /* Delta DCD */ 178*4882a593Smuzhiyun #define UART_MSR_TERI 0x04 /* Trailing edge ring indicator */ 179*4882a593Smuzhiyun #define UART_MSR_DDSR 0x02 /* Delta DSR */ 180*4882a593Smuzhiyun #define UART_MSR_DCTS 0x01 /* Delta CTS */ 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun /* 183*4882a593Smuzhiyun * These are the definitions for the Interrupt Identification Register 184*4882a593Smuzhiyun */ 185*4882a593Smuzhiyun #define UART_IIR_NO_INT 0x01 /* No interrupts pending */ 186*4882a593Smuzhiyun #define UART_IIR_ID 0x06 /* Mask for the interrupt ID */ 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun #define UART_IIR_MSI 0x00 /* Modem status interrupt */ 189*4882a593Smuzhiyun #define UART_IIR_THRI 0x02 /* Transmitter holding register empty */ 190*4882a593Smuzhiyun #define UART_IIR_RDI 0x04 /* Receiver data interrupt */ 191*4882a593Smuzhiyun #define UART_IIR_RLSI 0x06 /* Receiver line status interrupt */ 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun /* 194*4882a593Smuzhiyun * These are the definitions for the Interrupt Enable Register 195*4882a593Smuzhiyun */ 196*4882a593Smuzhiyun #define UART_IER_MSI 0x08 /* Enable Modem status interrupt */ 197*4882a593Smuzhiyun #define UART_IER_RLSI 0x04 /* Enable receiver line status interrupt */ 198*4882a593Smuzhiyun #define UART_IER_THRI 0x02 /* Enable Transmitter holding register int. */ 199*4882a593Smuzhiyun #define UART_IER_RDI 0x01 /* Enable receiver data interrupt */ 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun /* useful defaults for LCR */ 202*4882a593Smuzhiyun #define UART_LCR_8N1 0x03 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun void NS16550_init(NS16550_t com_port, int baud_divisor); 205*4882a593Smuzhiyun void NS16550_putc(NS16550_t com_port, char c); 206*4882a593Smuzhiyun char NS16550_getc(NS16550_t com_port); 207*4882a593Smuzhiyun int NS16550_tstc(NS16550_t com_port); 208*4882a593Smuzhiyun void NS16550_reinit(NS16550_t com_port, int baud_divisor); 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun /** 211*4882a593Smuzhiyun * ns16550_calc_divisor() - calculate the divisor given clock and baud rate 212*4882a593Smuzhiyun * 213*4882a593Smuzhiyun * Given the UART input clock and required baudrate, calculate the divisor 214*4882a593Smuzhiyun * that should be used. 215*4882a593Smuzhiyun * 216*4882a593Smuzhiyun * @port: UART port 217*4882a593Smuzhiyun * @clock: UART input clock speed in Hz 218*4882a593Smuzhiyun * @baudrate: Required baud rate 219*4882a593Smuzhiyun * @return baud rate divisor that should be used 220*4882a593Smuzhiyun */ 221*4882a593Smuzhiyun int ns16550_calc_divisor(NS16550_t port, int clock, int baudrate); 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun /** 224*4882a593Smuzhiyun * ns16550_serial_ofdata_to_platdata() - convert DT to platform data 225*4882a593Smuzhiyun * 226*4882a593Smuzhiyun * Decode a device tree node for an ns16550 device. This includes the 227*4882a593Smuzhiyun * register base address and register shift properties. The caller must set 228*4882a593Smuzhiyun * up the clock frequency. 229*4882a593Smuzhiyun * 230*4882a593Smuzhiyun * @dev: dev to decode platform data for 231*4882a593Smuzhiyun * @return: 0 if OK, -EINVAL on error 232*4882a593Smuzhiyun */ 233*4882a593Smuzhiyun int ns16550_serial_ofdata_to_platdata(struct udevice *dev); 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun /** 236*4882a593Smuzhiyun * ns16550_serial_probe() - probe a serial port 237*4882a593Smuzhiyun * 238*4882a593Smuzhiyun * This sets up the serial port ready for use, except for the baud rate 239*4882a593Smuzhiyun * @return 0, or -ve on error 240*4882a593Smuzhiyun */ 241*4882a593Smuzhiyun int ns16550_serial_probe(struct udevice *dev); 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun /** 244*4882a593Smuzhiyun * struct ns16550_serial_ops - ns16550 serial operations 245*4882a593Smuzhiyun * 246*4882a593Smuzhiyun * These should be used by the client driver for the driver's 'ops' member 247*4882a593Smuzhiyun */ 248*4882a593Smuzhiyun extern const struct dm_serial_ops ns16550_serial_ops; 249