xref: /OK3568_Linux_fs/u-boot/include/mvebu_mmc.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Marvell MMC/SD/SDIO driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2012
5*4882a593Smuzhiyun  * Marvell Semiconductor <www.marvell.com>
6*4882a593Smuzhiyun  * Written-by: Maen Suleiman, Gerald Kerma
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifndef __MVEBU_MMC_H__
12*4882a593Smuzhiyun #define __MVEBU_MMC_H__
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /* needed for the mmc_cfg definition */
15*4882a593Smuzhiyun #include <mmc.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define MMC_BLOCK_SIZE				512
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /*
20*4882a593Smuzhiyun  * Clock rates
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define MVEBU_MMC_CLOCKRATE_MAX			50000000
24*4882a593Smuzhiyun #define MVEBU_MMC_BASE_DIV_MAX			0x7ff
25*4882a593Smuzhiyun #define MVEBU_MMC_BASE_FAST_CLOCK		CONFIG_SYS_TCLK
26*4882a593Smuzhiyun #define MVEBU_MMC_BASE_FAST_CLK_100		100000000
27*4882a593Smuzhiyun #define MVEBU_MMC_BASE_FAST_CLK_200		200000000
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* SDIO register */
30*4882a593Smuzhiyun #define SDIO_SYS_ADDR_LOW			0x000
31*4882a593Smuzhiyun #define SDIO_SYS_ADDR_HI			0x004
32*4882a593Smuzhiyun #define SDIO_BLK_SIZE				0x008
33*4882a593Smuzhiyun #define SDIO_BLK_COUNT				0x00c
34*4882a593Smuzhiyun #define SDIO_ARG_LOW				0x010
35*4882a593Smuzhiyun #define SDIO_ARG_HI				0x014
36*4882a593Smuzhiyun #define SDIO_XFER_MODE				0x018
37*4882a593Smuzhiyun #define SDIO_CMD				0x01c
38*4882a593Smuzhiyun #define SDIO_RSP(i)				(0x020 + ((i)<<2))
39*4882a593Smuzhiyun #define SDIO_RSP0				0x020
40*4882a593Smuzhiyun #define SDIO_RSP1				0x024
41*4882a593Smuzhiyun #define SDIO_RSP2				0x028
42*4882a593Smuzhiyun #define SDIO_RSP3				0x02c
43*4882a593Smuzhiyun #define SDIO_RSP4				0x030
44*4882a593Smuzhiyun #define SDIO_RSP5				0x034
45*4882a593Smuzhiyun #define SDIO_RSP6				0x038
46*4882a593Smuzhiyun #define SDIO_RSP7				0x03c
47*4882a593Smuzhiyun #define SDIO_BUF_DATA_PORT			0x040
48*4882a593Smuzhiyun #define SDIO_RSVED				0x044
49*4882a593Smuzhiyun #define SDIO_HW_STATE				0x048
50*4882a593Smuzhiyun #define SDIO_PRESENT_STATE0			0x048
51*4882a593Smuzhiyun #define SDIO_PRESENT_STATE1			0x04c
52*4882a593Smuzhiyun #define SDIO_HOST_CTRL				0x050
53*4882a593Smuzhiyun #define SDIO_BLK_GAP_CTRL			0x054
54*4882a593Smuzhiyun #define SDIO_CLK_CTRL				0x058
55*4882a593Smuzhiyun #define SDIO_SW_RESET				0x05c
56*4882a593Smuzhiyun #define SDIO_NOR_INTR_STATUS			0x060
57*4882a593Smuzhiyun #define SDIO_ERR_INTR_STATUS			0x064
58*4882a593Smuzhiyun #define SDIO_NOR_STATUS_EN			0x068
59*4882a593Smuzhiyun #define SDIO_ERR_STATUS_EN			0x06c
60*4882a593Smuzhiyun #define SDIO_NOR_INTR_EN			0x070
61*4882a593Smuzhiyun #define SDIO_ERR_INTR_EN			0x074
62*4882a593Smuzhiyun #define SDIO_AUTOCMD12_ERR_STATUS		0x078
63*4882a593Smuzhiyun #define SDIO_CURR_BYTE_LEFT			0x07c
64*4882a593Smuzhiyun #define SDIO_CURR_BLK_LEFT			0x080
65*4882a593Smuzhiyun #define SDIO_AUTOCMD12_ARG_LOW			0x084
66*4882a593Smuzhiyun #define SDIO_AUTOCMD12_ARG_HI			0x088
67*4882a593Smuzhiyun #define SDIO_AUTOCMD12_INDEX			0x08c
68*4882a593Smuzhiyun #define SDIO_AUTO_RSP(i)			(0x090 + ((i)<<2))
69*4882a593Smuzhiyun #define SDIO_AUTO_RSP0				0x090
70*4882a593Smuzhiyun #define SDIO_AUTO_RSP1				0x094
71*4882a593Smuzhiyun #define SDIO_AUTO_RSP2				0x098
72*4882a593Smuzhiyun #define SDIO_CLK_DIV				0x128
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define WINDOW_CTRL(i)				(0x108 + ((i) << 3))
75*4882a593Smuzhiyun #define WINDOW_BASE(i)				(0x10c + ((i) << 3))
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* SDIO_PRESENT_STATE */
78*4882a593Smuzhiyun #define CARD_BUSY				(1 << 1)
79*4882a593Smuzhiyun #define CMD_INHIBIT				(1 << 0)
80*4882a593Smuzhiyun #define CMD_TXACTIVE				(1 << 8)
81*4882a593Smuzhiyun #define CMD_RXACTIVE				(1 << 9)
82*4882a593Smuzhiyun #define CMD_FIFO_EMPTY				(1 << 13)
83*4882a593Smuzhiyun #define CMD_AUTOCMD12ACTIVE			(1 << 14)
84*4882a593Smuzhiyun #define CMD_BUS_BUSY				(CMD_AUTOCMD12ACTIVE |	\
85*4882a593Smuzhiyun 						CMD_RXACTIVE |	\
86*4882a593Smuzhiyun 						CMD_TXACTIVE |	\
87*4882a593Smuzhiyun 						CMD_INHIBIT |	\
88*4882a593Smuzhiyun 						CARD_BUSY)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun  * SDIO_CMD
92*4882a593Smuzhiyun  */
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #define SDIO_CMD_RSP_NONE			(0 << 0)
95*4882a593Smuzhiyun #define SDIO_CMD_RSP_136			(1 << 0)
96*4882a593Smuzhiyun #define SDIO_CMD_RSP_48				(2 << 0)
97*4882a593Smuzhiyun #define SDIO_CMD_RSP_48BUSY			(3 << 0)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define SDIO_CMD_CHECK_DATACRC16		(1 << 2)
100*4882a593Smuzhiyun #define SDIO_CMD_CHECK_CMDCRC			(1 << 3)
101*4882a593Smuzhiyun #define SDIO_CMD_INDX_CHECK			(1 << 4)
102*4882a593Smuzhiyun #define SDIO_CMD_DATA_PRESENT			(1 << 5)
103*4882a593Smuzhiyun #define SDIO_UNEXPECTED_RESP			(1 << 7)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define SDIO_CMD_INDEX(x)			((x) << 8)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /*
108*4882a593Smuzhiyun  * SDIO_XFER_MODE
109*4882a593Smuzhiyun  */
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define SDIO_XFER_MODE_STOP_CLK			(1 << 5)
112*4882a593Smuzhiyun #define SDIO_XFER_MODE_HW_WR_DATA_EN		(1 << 1)
113*4882a593Smuzhiyun #define SDIO_XFER_MODE_AUTO_CMD12		(1 << 2)
114*4882a593Smuzhiyun #define SDIO_XFER_MODE_INT_CHK_EN		(1 << 3)
115*4882a593Smuzhiyun #define SDIO_XFER_MODE_TO_HOST			(1 << 4)
116*4882a593Smuzhiyun #define SDIO_XFER_MODE_DMA			(0 << 6)
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun  * SDIO_HOST_CTRL
120*4882a593Smuzhiyun  */
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define SDIO_HOST_CTRL_PUSH_PULL_EN		(1 << 0)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define SDIO_HOST_CTRL_CARD_TYPE_MEM_ONLY	(0 << 1)
125*4882a593Smuzhiyun #define SDIO_HOST_CTRL_CARD_TYPE_IO_ONLY	(1 << 1)
126*4882a593Smuzhiyun #define SDIO_HOST_CTRL_CARD_TYPE_IO_MEM_COMBO	(2 << 1)
127*4882a593Smuzhiyun #define SDIO_HOST_CTRL_CARD_TYPE_IO_MMC		(3 << 1)
128*4882a593Smuzhiyun #define SDIO_HOST_CTRL_CARD_TYPE_MASK		(3 << 1)
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define SDIO_HOST_CTRL_BIG_ENDIAN		(1 << 3)
131*4882a593Smuzhiyun #define SDIO_HOST_CTRL_LSB_FIRST		(1 << 4)
132*4882a593Smuzhiyun #define SDIO_HOST_CTRL_DATA_WIDTH_1_BIT		(0 << 9)
133*4882a593Smuzhiyun #define SDIO_HOST_CTRL_DATA_WIDTH_4_BITS	(1 << 9)
134*4882a593Smuzhiyun #define SDIO_HOST_CTRL_HI_SPEED_EN		(1 << 10)
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define SDIO_HOST_CTRL_TMOUT_MAX		0xf
137*4882a593Smuzhiyun #define SDIO_HOST_CTRL_TMOUT_MASK		(0xf << 11)
138*4882a593Smuzhiyun #define SDIO_HOST_CTRL_TMOUT(x)			((x) << 11)
139*4882a593Smuzhiyun #define SDIO_HOST_CTRL_TMOUT_EN			(1 << 15)
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /*
142*4882a593Smuzhiyun  * SDIO_SW_RESET
143*4882a593Smuzhiyun  */
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #define SDIO_SW_RESET_NOW			(1 << 8)
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /*
148*4882a593Smuzhiyun  * Normal interrupt status bits
149*4882a593Smuzhiyun  */
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define SDIO_NOR_ERROR				(1 << 15)
152*4882a593Smuzhiyun #define SDIO_NOR_UNEXP_RSP			(1 << 14)
153*4882a593Smuzhiyun #define SDIO_NOR_AUTOCMD12_DONE			(1 << 13)
154*4882a593Smuzhiyun #define SDIO_NOR_SUSPEND_ON			(1 << 12)
155*4882a593Smuzhiyun #define SDIO_NOR_LMB_FF_8W_AVAIL		(1 << 11)
156*4882a593Smuzhiyun #define SDIO_NOR_LMB_FF_8W_FILLED		(1 << 10)
157*4882a593Smuzhiyun #define SDIO_NOR_READ_WAIT_ON			(1 << 9)
158*4882a593Smuzhiyun #define SDIO_NOR_CARD_INT			(1 << 8)
159*4882a593Smuzhiyun #define SDIO_NOR_READ_READY			(1 << 5)
160*4882a593Smuzhiyun #define SDIO_NOR_WRITE_READY			(1 << 4)
161*4882a593Smuzhiyun #define SDIO_NOR_DMA_INI			(1 << 3)
162*4882a593Smuzhiyun #define SDIO_NOR_BLK_GAP_EVT			(1 << 2)
163*4882a593Smuzhiyun #define SDIO_NOR_XFER_DONE			(1 << 1)
164*4882a593Smuzhiyun #define SDIO_NOR_CMD_DONE			(1 << 0)
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun /*
167*4882a593Smuzhiyun  * Error status bits
168*4882a593Smuzhiyun  */
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define SDIO_ERR_CRC_STATUS			(1 << 14)
171*4882a593Smuzhiyun #define SDIO_ERR_CRC_STARTBIT			(1 << 13)
172*4882a593Smuzhiyun #define SDIO_ERR_CRC_ENDBIT			(1 << 12)
173*4882a593Smuzhiyun #define SDIO_ERR_RESP_TBIT			(1 << 11)
174*4882a593Smuzhiyun #define SDIO_ERR_XFER_SIZE			(1 << 10)
175*4882a593Smuzhiyun #define SDIO_ERR_CMD_STARTBIT			(1 << 9)
176*4882a593Smuzhiyun #define SDIO_ERR_AUTOCMD12			(1 << 8)
177*4882a593Smuzhiyun #define SDIO_ERR_DATA_ENDBIT			(1 << 6)
178*4882a593Smuzhiyun #define SDIO_ERR_DATA_CRC			(1 << 5)
179*4882a593Smuzhiyun #define SDIO_ERR_DATA_TIMEOUT			(1 << 4)
180*4882a593Smuzhiyun #define SDIO_ERR_CMD_INDEX			(1 << 3)
181*4882a593Smuzhiyun #define SDIO_ERR_CMD_ENDBIT			(1 << 2)
182*4882a593Smuzhiyun #define SDIO_ERR_CMD_CRC			(1 << 1)
183*4882a593Smuzhiyun #define SDIO_ERR_CMD_TIMEOUT			(1 << 0)
184*4882a593Smuzhiyun /* enable all for polling */
185*4882a593Smuzhiyun #define SDIO_POLL_MASK				0xffff
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun /*
188*4882a593Smuzhiyun  * CMD12 error status bits
189*4882a593Smuzhiyun  */
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define SDIO_AUTOCMD12_ERR_NOTEXE		(1 << 0)
192*4882a593Smuzhiyun #define SDIO_AUTOCMD12_ERR_TIMEOUT		(1 << 1)
193*4882a593Smuzhiyun #define SDIO_AUTOCMD12_ERR_CRC			(1 << 2)
194*4882a593Smuzhiyun #define SDIO_AUTOCMD12_ERR_ENDBIT		(1 << 3)
195*4882a593Smuzhiyun #define SDIO_AUTOCMD12_ERR_INDEX		(1 << 4)
196*4882a593Smuzhiyun #define SDIO_AUTOCMD12_ERR_RESP_T_BIT		(1 << 5)
197*4882a593Smuzhiyun #define SDIO_AUTOCMD12_ERR_RESP_STARTBIT	(1 << 6)
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #define MMC_RSP_PRESENT				(1 << 0)
200*4882a593Smuzhiyun /* 136 bit response */
201*4882a593Smuzhiyun #define MMC_RSP_136				(1 << 1)
202*4882a593Smuzhiyun /* expect valid crc */
203*4882a593Smuzhiyun #define MMC_RSP_CRC				(1 << 2)
204*4882a593Smuzhiyun /* card may send busy */
205*4882a593Smuzhiyun #define MMC_RSP_BUSY				(1 << 3)
206*4882a593Smuzhiyun /* response contains opcode */
207*4882a593Smuzhiyun #define MMC_RSP_OPCODE				(1 << 4)
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define MMC_BUSMODE_OPENDRAIN			1
210*4882a593Smuzhiyun #define MMC_BUSMODE_PUSHPULL			2
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #define MMC_BUS_WIDTH_1				0
213*4882a593Smuzhiyun #define MMC_BUS_WIDTH_4				2
214*4882a593Smuzhiyun #define MMC_BUS_WIDTH_8				3
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /* Can the host do 4 bit transfers */
217*4882a593Smuzhiyun #define MMC_CAP_4_BIT_DATA			(1 << 0)
218*4882a593Smuzhiyun /* Can do MMC high-speed timing */
219*4882a593Smuzhiyun #define MMC_CAP_MMC_HIGHSPEED			(1 << 1)
220*4882a593Smuzhiyun /* Can do SD high-speed timing */
221*4882a593Smuzhiyun #define MMC_CAP_SD_HIGHSPEED			(1 << 2)
222*4882a593Smuzhiyun /* Can signal pending SDIO IRQs */
223*4882a593Smuzhiyun #define MMC_CAP_SDIO_IRQ			(1 << 3)
224*4882a593Smuzhiyun /* Talks only SPI protocols */
225*4882a593Smuzhiyun #define MMC_CAP_SPI				(1 << 4)
226*4882a593Smuzhiyun /* Needs polling for card-detection */
227*4882a593Smuzhiyun #define MMC_CAP_NEEDS_POLL			(1 << 5)
228*4882a593Smuzhiyun /* Can the host do 8 bit transfers */
229*4882a593Smuzhiyun #define MMC_CAP_8_BIT_DATA			(1 << 6)
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /* Nonremovable e.g. eMMC */
232*4882a593Smuzhiyun #define MMC_CAP_NONREMOVABLE			(1 << 8)
233*4882a593Smuzhiyun /* Waits while card is busy */
234*4882a593Smuzhiyun #define MMC_CAP_WAIT_WHILE_BUSY			(1 << 9)
235*4882a593Smuzhiyun /* Allow erase/trim commands */
236*4882a593Smuzhiyun #define MMC_CAP_ERASE				(1 << 10)
237*4882a593Smuzhiyun /* can support DDR mode at 1.8V */
238*4882a593Smuzhiyun #define MMC_CAP_1_8V_DDR			(1 << 11)
239*4882a593Smuzhiyun /* can support DDR mode at 1.2V */
240*4882a593Smuzhiyun #define MMC_CAP_1_2V_DDR			(1 << 12)
241*4882a593Smuzhiyun /* Can power off after boot */
242*4882a593Smuzhiyun #define MMC_CAP_POWER_OFF_CARD			(1 << 13)
243*4882a593Smuzhiyun /* CMD14/CMD19 bus width ok */
244*4882a593Smuzhiyun #define MMC_CAP_BUS_WIDTH_TEST			(1 << 14)
245*4882a593Smuzhiyun /* Host supports UHS SDR12 mode */
246*4882a593Smuzhiyun #define MMC_CAP_UHS_SDR12			(1 << 15)
247*4882a593Smuzhiyun /* Host supports UHS SDR25 mode */
248*4882a593Smuzhiyun #define MMC_CAP_UHS_SDR25			(1 << 16)
249*4882a593Smuzhiyun /* Host supports UHS SDR50 mode */
250*4882a593Smuzhiyun #define MMC_CAP_UHS_SDR50			(1 << 17)
251*4882a593Smuzhiyun /* Host supports UHS SDR104 mode */
252*4882a593Smuzhiyun #define MMC_CAP_UHS_SDR104			(1 << 18)
253*4882a593Smuzhiyun /* Host supports UHS DDR50 mode */
254*4882a593Smuzhiyun #define MMC_CAP_UHS_DDR50			(1 << 19)
255*4882a593Smuzhiyun /* Host supports Driver Type A */
256*4882a593Smuzhiyun #define MMC_CAP_DRIVER_TYPE_A			(1 << 23)
257*4882a593Smuzhiyun /* Host supports Driver Type C */
258*4882a593Smuzhiyun #define MMC_CAP_DRIVER_TYPE_C			(1 << 24)
259*4882a593Smuzhiyun /* Host supports Driver Type D */
260*4882a593Smuzhiyun #define MMC_CAP_DRIVER_TYPE_D			(1 << 25)
261*4882a593Smuzhiyun /* CMD23 supported. */
262*4882a593Smuzhiyun #define MMC_CAP_CMD23				(1 << 30)
263*4882a593Smuzhiyun /* Hardware reset */
264*4882a593Smuzhiyun #define MMC_CAP_HW_RESET			(1 << 31)
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun struct mvebu_mmc_cfg {
267*4882a593Smuzhiyun 	u32	mvebu_mmc_base;
268*4882a593Smuzhiyun 	u32	mvebu_mmc_clk;
269*4882a593Smuzhiyun 	u8	max_bus_width;
270*4882a593Smuzhiyun 	struct mmc_config cfg;
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun /*
274*4882a593Smuzhiyun  * Functions prototypes
275*4882a593Smuzhiyun  */
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun int mvebu_mmc_init(bd_t *bis);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #endif /* __MVEBU_MMC_H__ */
280