1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2009 3*4882a593Smuzhiyun * Stefan Roese, DENX Software Engineering, sr@denx.de. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef __CFI_FLASH_H__ 9*4882a593Smuzhiyun #define __CFI_FLASH_H__ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #define FLASH_CMD_CFI 0x98 12*4882a593Smuzhiyun #define FLASH_CMD_READ_ID 0x90 13*4882a593Smuzhiyun #define FLASH_CMD_RESET 0xff 14*4882a593Smuzhiyun #define FLASH_CMD_BLOCK_ERASE 0x20 15*4882a593Smuzhiyun #define FLASH_CMD_ERASE_CONFIRM 0xD0 16*4882a593Smuzhiyun #define FLASH_CMD_WRITE 0x40 17*4882a593Smuzhiyun #define FLASH_CMD_PROTECT 0x60 18*4882a593Smuzhiyun #define FLASH_CMD_SETUP 0x60 19*4882a593Smuzhiyun #define FLASH_CMD_SET_CR_CONFIRM 0x03 20*4882a593Smuzhiyun #define FLASH_CMD_PROTECT_SET 0x01 21*4882a593Smuzhiyun #define FLASH_CMD_PROTECT_CLEAR 0xD0 22*4882a593Smuzhiyun #define FLASH_CMD_CLEAR_STATUS 0x50 23*4882a593Smuzhiyun #define FLASH_CMD_READ_STATUS 0x70 24*4882a593Smuzhiyun #define FLASH_CMD_WRITE_TO_BUFFER 0xE8 25*4882a593Smuzhiyun #define FLASH_CMD_WRITE_BUFFER_PROG 0xE9 26*4882a593Smuzhiyun #define FLASH_CMD_WRITE_BUFFER_CONFIRM 0xD0 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define FLASH_STATUS_DONE 0x80 29*4882a593Smuzhiyun #define FLASH_STATUS_ESS 0x40 30*4882a593Smuzhiyun #define FLASH_STATUS_ECLBS 0x20 31*4882a593Smuzhiyun #define FLASH_STATUS_PSLBS 0x10 32*4882a593Smuzhiyun #define FLASH_STATUS_VPENS 0x08 33*4882a593Smuzhiyun #define FLASH_STATUS_PSS 0x04 34*4882a593Smuzhiyun #define FLASH_STATUS_DPS 0x02 35*4882a593Smuzhiyun #define FLASH_STATUS_R 0x01 36*4882a593Smuzhiyun #define FLASH_STATUS_PROTECT 0x01 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define AMD_CMD_RESET 0xF0 39*4882a593Smuzhiyun #define AMD_CMD_WRITE 0xA0 40*4882a593Smuzhiyun #define AMD_CMD_ERASE_START 0x80 41*4882a593Smuzhiyun #define AMD_CMD_ERASE_SECTOR 0x30 42*4882a593Smuzhiyun #define AMD_CMD_UNLOCK_START 0xAA 43*4882a593Smuzhiyun #define AMD_CMD_UNLOCK_ACK 0x55 44*4882a593Smuzhiyun #define AMD_CMD_WRITE_TO_BUFFER 0x25 45*4882a593Smuzhiyun #define AMD_CMD_WRITE_BUFFER_CONFIRM 0x29 46*4882a593Smuzhiyun #define AMD_CMD_SET_PPB_ENTRY 0xC0 47*4882a593Smuzhiyun #define AMD_CMD_SET_PPB_EXIT_BC1 0x90 48*4882a593Smuzhiyun #define AMD_CMD_SET_PPB_EXIT_BC2 0x00 49*4882a593Smuzhiyun #define AMD_CMD_PPB_UNLOCK_BC1 0x80 50*4882a593Smuzhiyun #define AMD_CMD_PPB_UNLOCK_BC2 0x30 51*4882a593Smuzhiyun #define AMD_CMD_PPB_LOCK_BC1 0xA0 52*4882a593Smuzhiyun #define AMD_CMD_PPB_LOCK_BC2 0x00 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #define AMD_STATUS_TOGGLE 0x40 55*4882a593Smuzhiyun #define AMD_STATUS_ERROR 0x20 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #define ATM_CMD_UNLOCK_SECT 0x70 58*4882a593Smuzhiyun #define ATM_CMD_SOFTLOCK_START 0x80 59*4882a593Smuzhiyun #define ATM_CMD_LOCK_SECT 0x40 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun #define FLASH_CONTINUATION_CODE 0x7F 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define FLASH_OFFSET_MANUFACTURER_ID 0x00 64*4882a593Smuzhiyun #define FLASH_OFFSET_DEVICE_ID 0x01 65*4882a593Smuzhiyun #define FLASH_OFFSET_LOWER_SW_BITS 0x0C 66*4882a593Smuzhiyun #define FLASH_OFFSET_DEVICE_ID2 0x0E 67*4882a593Smuzhiyun #define FLASH_OFFSET_DEVICE_ID3 0x0F 68*4882a593Smuzhiyun #define FLASH_OFFSET_CFI 0x55 69*4882a593Smuzhiyun #define FLASH_OFFSET_CFI_ALT 0x555 70*4882a593Smuzhiyun #define FLASH_OFFSET_CFI_RESP 0x10 71*4882a593Smuzhiyun #define FLASH_OFFSET_PRIMARY_VENDOR 0x13 72*4882a593Smuzhiyun /* extended query table primary address */ 73*4882a593Smuzhiyun #define FLASH_OFFSET_EXT_QUERY_T_P_ADDR 0x15 74*4882a593Smuzhiyun #define FLASH_OFFSET_WTOUT 0x1F 75*4882a593Smuzhiyun #define FLASH_OFFSET_WBTOUT 0x20 76*4882a593Smuzhiyun #define FLASH_OFFSET_ETOUT 0x21 77*4882a593Smuzhiyun #define FLASH_OFFSET_CETOUT 0x22 78*4882a593Smuzhiyun #define FLASH_OFFSET_WMAX_TOUT 0x23 79*4882a593Smuzhiyun #define FLASH_OFFSET_WBMAX_TOUT 0x24 80*4882a593Smuzhiyun #define FLASH_OFFSET_EMAX_TOUT 0x25 81*4882a593Smuzhiyun #define FLASH_OFFSET_CEMAX_TOUT 0x26 82*4882a593Smuzhiyun #define FLASH_OFFSET_SIZE 0x27 83*4882a593Smuzhiyun #define FLASH_OFFSET_INTERFACE 0x28 84*4882a593Smuzhiyun #define FLASH_OFFSET_BUFFER_SIZE 0x2A 85*4882a593Smuzhiyun #define FLASH_OFFSET_NUM_ERASE_REGIONS 0x2C 86*4882a593Smuzhiyun #define FLASH_OFFSET_ERASE_REGIONS 0x2D 87*4882a593Smuzhiyun #define FLASH_OFFSET_PROTECT 0x02 88*4882a593Smuzhiyun #define FLASH_OFFSET_USER_PROTECTION 0x85 89*4882a593Smuzhiyun #define FLASH_OFFSET_INTEL_PROTECTION 0x81 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun #define CFI_CMDSET_NONE 0 92*4882a593Smuzhiyun #define CFI_CMDSET_INTEL_EXTENDED 1 93*4882a593Smuzhiyun #define CFI_CMDSET_AMD_STANDARD 2 94*4882a593Smuzhiyun #define CFI_CMDSET_INTEL_STANDARD 3 95*4882a593Smuzhiyun #define CFI_CMDSET_AMD_EXTENDED 4 96*4882a593Smuzhiyun #define CFI_CMDSET_MITSU_STANDARD 256 97*4882a593Smuzhiyun #define CFI_CMDSET_MITSU_EXTENDED 257 98*4882a593Smuzhiyun #define CFI_CMDSET_SST 258 99*4882a593Smuzhiyun #define CFI_CMDSET_INTEL_PROG_REGIONS 512 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #ifdef CONFIG_SYS_FLASH_CFI_AMD_RESET /* needed for STM_ID_29W320DB on UC100 */ 102*4882a593Smuzhiyun # undef FLASH_CMD_RESET 103*4882a593Smuzhiyun # define FLASH_CMD_RESET AMD_CMD_RESET /* use AMD-Reset instead */ 104*4882a593Smuzhiyun #endif 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #define NUM_ERASE_REGIONS 4 /* max. number of erase regions */ 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun typedef union { 109*4882a593Smuzhiyun u8 w8; 110*4882a593Smuzhiyun u16 w16; 111*4882a593Smuzhiyun u32 w32; 112*4882a593Smuzhiyun u64 w64; 113*4882a593Smuzhiyun } cfiword_t; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun /* CFI standard query structure */ 116*4882a593Smuzhiyun /* The offsets and sizes of this packed structure members correspond 117*4882a593Smuzhiyun * to the actual layout in CFI Flash chips. Some 16- and 32-bit members 118*4882a593Smuzhiyun * are unaligned and must be accessed with explicit unaligned access macros. 119*4882a593Smuzhiyun */ 120*4882a593Smuzhiyun struct cfi_qry { 121*4882a593Smuzhiyun u8 qry[3]; 122*4882a593Smuzhiyun u16 p_id; /* unaligned */ 123*4882a593Smuzhiyun u16 p_adr; /* unaligned */ 124*4882a593Smuzhiyun u16 a_id; /* unaligned */ 125*4882a593Smuzhiyun u16 a_adr; /* unaligned */ 126*4882a593Smuzhiyun u8 vcc_min; 127*4882a593Smuzhiyun u8 vcc_max; 128*4882a593Smuzhiyun u8 vpp_min; 129*4882a593Smuzhiyun u8 vpp_max; 130*4882a593Smuzhiyun u8 word_write_timeout_typ; 131*4882a593Smuzhiyun u8 buf_write_timeout_typ; 132*4882a593Smuzhiyun u8 block_erase_timeout_typ; 133*4882a593Smuzhiyun u8 chip_erase_timeout_typ; 134*4882a593Smuzhiyun u8 word_write_timeout_max; 135*4882a593Smuzhiyun u8 buf_write_timeout_max; 136*4882a593Smuzhiyun u8 block_erase_timeout_max; 137*4882a593Smuzhiyun u8 chip_erase_timeout_max; 138*4882a593Smuzhiyun u8 dev_size; 139*4882a593Smuzhiyun u16 interface_desc; /* aligned */ 140*4882a593Smuzhiyun u16 max_buf_write_size; /* aligned */ 141*4882a593Smuzhiyun u8 num_erase_regions; 142*4882a593Smuzhiyun u32 erase_region_info[NUM_ERASE_REGIONS]; /* unaligned */ 143*4882a593Smuzhiyun } __attribute__((packed)); 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun struct cfi_pri_hdr { 146*4882a593Smuzhiyun u8 pri[3]; 147*4882a593Smuzhiyun u8 major_version; 148*4882a593Smuzhiyun u8 minor_version; 149*4882a593Smuzhiyun } __attribute__((packed)); 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun #ifndef CONFIG_SYS_FLASH_BANKS_LIST 152*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } 153*4882a593Smuzhiyun #endif 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun /* 156*4882a593Smuzhiyun * CFI_MAX_FLASH_BANKS only used for flash_info struct declaration. 157*4882a593Smuzhiyun * 158*4882a593Smuzhiyun * Use CONFIG_SYS_MAX_FLASH_BANKS_DETECT if defined 159*4882a593Smuzhiyun */ 160*4882a593Smuzhiyun #if defined(CONFIG_SYS_MAX_FLASH_BANKS_DETECT) 161*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS (cfi_flash_num_flash_banks) 162*4882a593Smuzhiyun #define CFI_MAX_FLASH_BANKS CONFIG_SYS_MAX_FLASH_BANKS_DETECT 163*4882a593Smuzhiyun /* board code can update this variable before CFI detection */ 164*4882a593Smuzhiyun extern int cfi_flash_num_flash_banks; 165*4882a593Smuzhiyun #else 166*4882a593Smuzhiyun #define CFI_MAX_FLASH_BANKS CONFIG_SYS_MAX_FLASH_BANKS 167*4882a593Smuzhiyun #endif 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun phys_addr_t cfi_flash_bank_addr(int i); 170*4882a593Smuzhiyun unsigned long cfi_flash_bank_size(int i); 171*4882a593Smuzhiyun void flash_cmd_reset(flash_info_t *info); 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #ifdef CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 174*4882a593Smuzhiyun void flash_write8(u8 value, void *addr); 175*4882a593Smuzhiyun void flash_write16(u16 value, void *addr); 176*4882a593Smuzhiyun void flash_write32(u32 value, void *addr); 177*4882a593Smuzhiyun void flash_write64(u64 value, void *addr); 178*4882a593Smuzhiyun u8 flash_read8(void *addr); 179*4882a593Smuzhiyun u16 flash_read16(void *addr); 180*4882a593Smuzhiyun u32 flash_read32(void *addr); 181*4882a593Smuzhiyun u64 flash_read64(void *addr); 182*4882a593Smuzhiyun #endif 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun #endif /* __CFI_FLASH_H__ */ 185