1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2004-2007, 2010 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __MPC83XX_H__ 8*4882a593Smuzhiyun #define __MPC83XX_H__ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #include <config.h> 11*4882a593Smuzhiyun #include <asm/fsl_lbc.h> 12*4882a593Smuzhiyun #if defined(CONFIG_E300) 13*4882a593Smuzhiyun #include <asm/e300.h> 14*4882a593Smuzhiyun #endif 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* 17*4882a593Smuzhiyun * MPC83xx cpu provide RCR register to do reset thing specially 18*4882a593Smuzhiyun */ 19*4882a593Smuzhiyun #define MPC83xx_RESET 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun /* 22*4882a593Smuzhiyun * System reset offset (PowerPC standard) 23*4882a593Smuzhiyun */ 24*4882a593Smuzhiyun #define EXC_OFF_SYS_RESET 0x0100 25*4882a593Smuzhiyun #define _START_OFFSET EXC_OFF_SYS_RESET 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun /* 28*4882a593Smuzhiyun * IMMRBAR - Internal Memory Register Base Address 29*4882a593Smuzhiyun */ 30*4882a593Smuzhiyun #ifndef CONFIG_DEFAULT_IMMR 31*4882a593Smuzhiyun /* Default IMMR base address */ 32*4882a593Smuzhiyun #define CONFIG_DEFAULT_IMMR 0xFF400000 33*4882a593Smuzhiyun #endif 34*4882a593Smuzhiyun /* Register offset to immr */ 35*4882a593Smuzhiyun #define IMMRBAR 0x0000 36*4882a593Smuzhiyun #define IMMRBAR_BASE_ADDR 0xFFF00000 /* Base addr. mask */ 37*4882a593Smuzhiyun #define IMMRBAR_RES ~(IMMRBAR_BASE_ADDR) 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun /* 40*4882a593Smuzhiyun * LAWBAR - Local Access Window Base Address Register 41*4882a593Smuzhiyun */ 42*4882a593Smuzhiyun /* Register offset to immr */ 43*4882a593Smuzhiyun #define LBLAWBAR0 0x0020 44*4882a593Smuzhiyun #define LBLAWAR0 0x0024 45*4882a593Smuzhiyun #define LBLAWBAR1 0x0028 46*4882a593Smuzhiyun #define LBLAWAR1 0x002C 47*4882a593Smuzhiyun #define LBLAWBAR2 0x0030 48*4882a593Smuzhiyun #define LBLAWAR2 0x0034 49*4882a593Smuzhiyun #define LBLAWBAR3 0x0038 50*4882a593Smuzhiyun #define LBLAWAR3 0x003C 51*4882a593Smuzhiyun #define LAWBAR_BAR 0xFFFFF000 /* Base addr. mask */ 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* 54*4882a593Smuzhiyun * SPRIDR - System Part and Revision ID Register 55*4882a593Smuzhiyun */ 56*4882a593Smuzhiyun #define SPRIDR_PARTID 0xFFFF0000 /* Part Id */ 57*4882a593Smuzhiyun #define SPRIDR_REVID 0x0000FFFF /* Revision Id */ 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #if defined(CONFIG_MPC834x) 60*4882a593Smuzhiyun #define REVID_MAJOR(spridr) ((spridr & 0x0000FF00) >> 8) 61*4882a593Smuzhiyun #define REVID_MINOR(spridr) (spridr & 0x000000FF) 62*4882a593Smuzhiyun #else 63*4882a593Smuzhiyun #define REVID_MAJOR(spridr) ((spridr & 0x000000F0) >> 4) 64*4882a593Smuzhiyun #define REVID_MINOR(spridr) (spridr & 0x0000000F) 65*4882a593Smuzhiyun #endif 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun #define PARTID_NO_E(spridr) ((spridr & 0xFFFE0000) >> 16) 68*4882a593Smuzhiyun #define SPR_FAMILY(spridr) ((spridr & 0xFFF00000) >> 20) 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #define SPR_8308 0x8100 71*4882a593Smuzhiyun #define SPR_8309 0x8110 72*4882a593Smuzhiyun #define SPR_831X_FAMILY 0x80B 73*4882a593Smuzhiyun #define SPR_8311 0x80B2 74*4882a593Smuzhiyun #define SPR_8313 0x80B0 75*4882a593Smuzhiyun #define SPR_8314 0x80B6 76*4882a593Smuzhiyun #define SPR_8315 0x80B4 77*4882a593Smuzhiyun #define SPR_832X_FAMILY 0x806 78*4882a593Smuzhiyun #define SPR_8321 0x8066 79*4882a593Smuzhiyun #define SPR_8323 0x8062 80*4882a593Smuzhiyun #define SPR_834X_FAMILY 0x803 81*4882a593Smuzhiyun #define SPR_8343 0x8036 82*4882a593Smuzhiyun #define SPR_8347_TBGA_ 0x8032 83*4882a593Smuzhiyun #define SPR_8347_PBGA_ 0x8034 84*4882a593Smuzhiyun #define SPR_8349 0x8030 85*4882a593Smuzhiyun #define SPR_836X_FAMILY 0x804 86*4882a593Smuzhiyun #define SPR_8358_TBGA_ 0x804A 87*4882a593Smuzhiyun #define SPR_8358_PBGA_ 0x804E 88*4882a593Smuzhiyun #define SPR_8360 0x8048 89*4882a593Smuzhiyun #define SPR_837X_FAMILY 0x80C 90*4882a593Smuzhiyun #define SPR_8377 0x80C6 91*4882a593Smuzhiyun #define SPR_8378 0x80C4 92*4882a593Smuzhiyun #define SPR_8379 0x80C2 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* 95*4882a593Smuzhiyun * SPCR - System Priority Configuration Register 96*4882a593Smuzhiyun */ 97*4882a593Smuzhiyun /* PCI Highest Priority Enable */ 98*4882a593Smuzhiyun #define SPCR_PCIHPE 0x10000000 99*4882a593Smuzhiyun #define SPCR_PCIHPE_SHIFT (31-3) 100*4882a593Smuzhiyun /* PCI bridge system bus request priority */ 101*4882a593Smuzhiyun #define SPCR_PCIPR 0x03000000 102*4882a593Smuzhiyun #define SPCR_PCIPR_SHIFT (31-7) 103*4882a593Smuzhiyun #define SPCR_OPT 0x00800000 /* Optimize */ 104*4882a593Smuzhiyun #define SPCR_OPT_SHIFT (31-8) 105*4882a593Smuzhiyun /* E300 PowerPC core time base unit enable */ 106*4882a593Smuzhiyun #define SPCR_TBEN 0x00400000 107*4882a593Smuzhiyun #define SPCR_TBEN_SHIFT (31-9) 108*4882a593Smuzhiyun /* E300 PowerPC Core system bus request priority */ 109*4882a593Smuzhiyun #define SPCR_COREPR 0x00300000 110*4882a593Smuzhiyun #define SPCR_COREPR_SHIFT (31-11) 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #if defined(CONFIG_MPC834x) 113*4882a593Smuzhiyun /* SPCR bits - MPC8349 specific */ 114*4882a593Smuzhiyun /* TSEC1 data priority */ 115*4882a593Smuzhiyun #define SPCR_TSEC1DP 0x00003000 116*4882a593Smuzhiyun #define SPCR_TSEC1DP_SHIFT (31-19) 117*4882a593Smuzhiyun /* TSEC1 buffer descriptor priority */ 118*4882a593Smuzhiyun #define SPCR_TSEC1BDP 0x00000C00 119*4882a593Smuzhiyun #define SPCR_TSEC1BDP_SHIFT (31-21) 120*4882a593Smuzhiyun /* TSEC1 emergency priority */ 121*4882a593Smuzhiyun #define SPCR_TSEC1EP 0x00000300 122*4882a593Smuzhiyun #define SPCR_TSEC1EP_SHIFT (31-23) 123*4882a593Smuzhiyun /* TSEC2 data priority */ 124*4882a593Smuzhiyun #define SPCR_TSEC2DP 0x00000030 125*4882a593Smuzhiyun #define SPCR_TSEC2DP_SHIFT (31-27) 126*4882a593Smuzhiyun /* TSEC2 buffer descriptor priority */ 127*4882a593Smuzhiyun #define SPCR_TSEC2BDP 0x0000000C 128*4882a593Smuzhiyun #define SPCR_TSEC2BDP_SHIFT (31-29) 129*4882a593Smuzhiyun /* TSEC2 emergency priority */ 130*4882a593Smuzhiyun #define SPCR_TSEC2EP 0x00000003 131*4882a593Smuzhiyun #define SPCR_TSEC2EP_SHIFT (31-31) 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \ 134*4882a593Smuzhiyun defined(CONFIG_MPC837x) 135*4882a593Smuzhiyun /* SPCR bits - MPC8308, MPC831x and MPC837x specific */ 136*4882a593Smuzhiyun /* TSEC data priority */ 137*4882a593Smuzhiyun #define SPCR_TSECDP 0x00003000 138*4882a593Smuzhiyun #define SPCR_TSECDP_SHIFT (31-19) 139*4882a593Smuzhiyun /* TSEC buffer descriptor priority */ 140*4882a593Smuzhiyun #define SPCR_TSECBDP 0x00000C00 141*4882a593Smuzhiyun #define SPCR_TSECBDP_SHIFT (31-21) 142*4882a593Smuzhiyun /* TSEC emergency priority */ 143*4882a593Smuzhiyun #define SPCR_TSECEP 0x00000300 144*4882a593Smuzhiyun #define SPCR_TSECEP_SHIFT (31-23) 145*4882a593Smuzhiyun #endif 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* SICRL/H - System I/O Configuration Register Low/High 148*4882a593Smuzhiyun */ 149*4882a593Smuzhiyun #if defined(CONFIG_MPC834x) 150*4882a593Smuzhiyun /* SICRL bits - MPC8349 specific */ 151*4882a593Smuzhiyun #define SICRL_LDP_A 0x80000000 152*4882a593Smuzhiyun #define SICRL_USB1 0x40000000 153*4882a593Smuzhiyun #define SICRL_USB0 0x20000000 154*4882a593Smuzhiyun #define SICRL_UART 0x0C000000 155*4882a593Smuzhiyun #define SICRL_GPIO1_A 0x02000000 156*4882a593Smuzhiyun #define SICRL_GPIO1_B 0x01000000 157*4882a593Smuzhiyun #define SICRL_GPIO1_C 0x00800000 158*4882a593Smuzhiyun #define SICRL_GPIO1_D 0x00400000 159*4882a593Smuzhiyun #define SICRL_GPIO1_E 0x00200000 160*4882a593Smuzhiyun #define SICRL_GPIO1_F 0x00180000 161*4882a593Smuzhiyun #define SICRL_GPIO1_G 0x00040000 162*4882a593Smuzhiyun #define SICRL_GPIO1_H 0x00020000 163*4882a593Smuzhiyun #define SICRL_GPIO1_I 0x00010000 164*4882a593Smuzhiyun #define SICRL_GPIO1_J 0x00008000 165*4882a593Smuzhiyun #define SICRL_GPIO1_K 0x00004000 166*4882a593Smuzhiyun #define SICRL_GPIO1_L 0x00003000 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun /* SICRH bits - MPC8349 specific */ 169*4882a593Smuzhiyun #define SICRH_DDR 0x80000000 170*4882a593Smuzhiyun #define SICRH_TSEC1_A 0x10000000 171*4882a593Smuzhiyun #define SICRH_TSEC1_B 0x08000000 172*4882a593Smuzhiyun #define SICRH_TSEC1_C 0x04000000 173*4882a593Smuzhiyun #define SICRH_TSEC1_D 0x02000000 174*4882a593Smuzhiyun #define SICRH_TSEC1_E 0x01000000 175*4882a593Smuzhiyun #define SICRH_TSEC1_F 0x00800000 176*4882a593Smuzhiyun #define SICRH_TSEC2_A 0x00400000 177*4882a593Smuzhiyun #define SICRH_TSEC2_B 0x00200000 178*4882a593Smuzhiyun #define SICRH_TSEC2_C 0x00100000 179*4882a593Smuzhiyun #define SICRH_TSEC2_D 0x00080000 180*4882a593Smuzhiyun #define SICRH_TSEC2_E 0x00040000 181*4882a593Smuzhiyun #define SICRH_TSEC2_F 0x00020000 182*4882a593Smuzhiyun #define SICRH_TSEC2_G 0x00010000 183*4882a593Smuzhiyun #define SICRH_TSEC2_H 0x00008000 184*4882a593Smuzhiyun #define SICRH_GPIO2_A 0x00004000 185*4882a593Smuzhiyun #define SICRH_GPIO2_B 0x00002000 186*4882a593Smuzhiyun #define SICRH_GPIO2_C 0x00001000 187*4882a593Smuzhiyun #define SICRH_GPIO2_D 0x00000800 188*4882a593Smuzhiyun #define SICRH_GPIO2_E 0x00000400 189*4882a593Smuzhiyun #define SICRH_GPIO2_F 0x00000200 190*4882a593Smuzhiyun #define SICRH_GPIO2_G 0x00000180 191*4882a593Smuzhiyun #define SICRH_GPIO2_H 0x00000060 192*4882a593Smuzhiyun #define SICRH_TSOBI1 0x00000002 193*4882a593Smuzhiyun #define SICRH_TSOBI2 0x00000001 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun #elif defined(CONFIG_MPC8360) 196*4882a593Smuzhiyun /* SICRL bits - MPC8360 specific */ 197*4882a593Smuzhiyun #define SICRL_LDP_A 0xC0000000 198*4882a593Smuzhiyun #define SICRL_LCLK_1 0x10000000 199*4882a593Smuzhiyun #define SICRL_LCLK_2 0x08000000 200*4882a593Smuzhiyun #define SICRL_SRCID_A 0x03000000 201*4882a593Smuzhiyun #define SICRL_IRQ_CKSTP_A 0x00C00000 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun /* SICRH bits - MPC8360 specific */ 204*4882a593Smuzhiyun #define SICRH_DDR 0x80000000 205*4882a593Smuzhiyun #define SICRH_SECONDARY_DDR 0x40000000 206*4882a593Smuzhiyun #define SICRH_SDDROE 0x20000000 207*4882a593Smuzhiyun #define SICRH_IRQ3 0x10000000 208*4882a593Smuzhiyun #define SICRH_UC1EOBI 0x00000004 209*4882a593Smuzhiyun #define SICRH_UC2E1OBI 0x00000002 210*4882a593Smuzhiyun #define SICRH_UC2E2OBI 0x00000001 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun #elif defined(CONFIG_MPC832x) 213*4882a593Smuzhiyun /* SICRL bits - MPC832x specific */ 214*4882a593Smuzhiyun #define SICRL_LDP_LCS_A 0x80000000 215*4882a593Smuzhiyun #define SICRL_IRQ_CKS 0x20000000 216*4882a593Smuzhiyun #define SICRL_PCI_MSRC 0x10000000 217*4882a593Smuzhiyun #define SICRL_URT_CTPR 0x06000000 218*4882a593Smuzhiyun #define SICRL_IRQ_CTPR 0x00C00000 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun #elif defined(CONFIG_MPC8313) 221*4882a593Smuzhiyun /* SICRL bits - MPC8313 specific */ 222*4882a593Smuzhiyun #define SICRL_LBC 0x30000000 223*4882a593Smuzhiyun #define SICRL_UART 0x0C000000 224*4882a593Smuzhiyun #define SICRL_SPI_A 0x03000000 225*4882a593Smuzhiyun #define SICRL_SPI_B 0x00C00000 226*4882a593Smuzhiyun #define SICRL_SPI_C 0x00300000 227*4882a593Smuzhiyun #define SICRL_SPI_D 0x000C0000 228*4882a593Smuzhiyun #define SICRL_USBDR_11 0x00000C00 229*4882a593Smuzhiyun #define SICRL_USBDR_10 0x00000800 230*4882a593Smuzhiyun #define SICRL_USBDR_01 0x00000400 231*4882a593Smuzhiyun #define SICRL_USBDR_00 0x00000000 232*4882a593Smuzhiyun #define SICRL_ETSEC1_A 0x0000000C 233*4882a593Smuzhiyun #define SICRL_ETSEC2_A 0x00000003 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun /* SICRH bits - MPC8313 specific */ 236*4882a593Smuzhiyun #define SICRH_INTR_A 0x02000000 237*4882a593Smuzhiyun #define SICRH_INTR_B 0x00C00000 238*4882a593Smuzhiyun #define SICRH_IIC 0x00300000 239*4882a593Smuzhiyun #define SICRH_ETSEC2_B 0x000C0000 240*4882a593Smuzhiyun #define SICRH_ETSEC2_C 0x00030000 241*4882a593Smuzhiyun #define SICRH_ETSEC2_D 0x0000C000 242*4882a593Smuzhiyun #define SICRH_ETSEC2_E 0x00003000 243*4882a593Smuzhiyun #define SICRH_ETSEC2_F 0x00000C00 244*4882a593Smuzhiyun #define SICRH_ETSEC2_G 0x00000300 245*4882a593Smuzhiyun #define SICRH_ETSEC1_B 0x00000080 246*4882a593Smuzhiyun #define SICRH_ETSEC1_C 0x00000060 247*4882a593Smuzhiyun #define SICRH_GTX1_DLY 0x00000008 248*4882a593Smuzhiyun #define SICRH_GTX2_DLY 0x00000004 249*4882a593Smuzhiyun #define SICRH_TSOBI1 0x00000002 250*4882a593Smuzhiyun #define SICRH_TSOBI2 0x00000001 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun #elif defined(CONFIG_MPC8315) 253*4882a593Smuzhiyun /* SICRL bits - MPC8315 specific */ 254*4882a593Smuzhiyun #define SICRL_DMA_CH0 0xc0000000 255*4882a593Smuzhiyun #define SICRL_DMA_SPI 0x30000000 256*4882a593Smuzhiyun #define SICRL_UART 0x0c000000 257*4882a593Smuzhiyun #define SICRL_IRQ4 0x02000000 258*4882a593Smuzhiyun #define SICRL_IRQ5 0x01800000 259*4882a593Smuzhiyun #define SICRL_IRQ6_7 0x00400000 260*4882a593Smuzhiyun #define SICRL_IIC1 0x00300000 261*4882a593Smuzhiyun #define SICRL_TDM 0x000c0000 262*4882a593Smuzhiyun #define SICRL_TDM_SHARED 0x00030000 263*4882a593Smuzhiyun #define SICRL_PCI_A 0x0000c000 264*4882a593Smuzhiyun #define SICRL_ELBC_A 0x00003000 265*4882a593Smuzhiyun #define SICRL_ETSEC1_A 0x000000c0 266*4882a593Smuzhiyun #define SICRL_ETSEC1_B 0x00000030 267*4882a593Smuzhiyun #define SICRL_ETSEC1_C 0x0000000c 268*4882a593Smuzhiyun #define SICRL_TSEXPOBI 0x00000001 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun /* SICRH bits - MPC8315 specific */ 271*4882a593Smuzhiyun #define SICRH_GPIO_0 0xc0000000 272*4882a593Smuzhiyun #define SICRH_GPIO_1 0x30000000 273*4882a593Smuzhiyun #define SICRH_GPIO_2 0x0c000000 274*4882a593Smuzhiyun #define SICRH_GPIO_3 0x03000000 275*4882a593Smuzhiyun #define SICRH_GPIO_4 0x00c00000 276*4882a593Smuzhiyun #define SICRH_GPIO_5 0x00300000 277*4882a593Smuzhiyun #define SICRH_GPIO_6 0x000c0000 278*4882a593Smuzhiyun #define SICRH_GPIO_7 0x00030000 279*4882a593Smuzhiyun #define SICRH_GPIO_8 0x0000c000 280*4882a593Smuzhiyun #define SICRH_GPIO_9 0x00003000 281*4882a593Smuzhiyun #define SICRH_GPIO_10 0x00000c00 282*4882a593Smuzhiyun #define SICRH_GPIO_11 0x00000300 283*4882a593Smuzhiyun #define SICRH_ETSEC2_A 0x000000c0 284*4882a593Smuzhiyun #define SICRH_TSOBI1 0x00000002 285*4882a593Smuzhiyun #define SICRH_TSOBI2 0x00000001 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun #elif defined(CONFIG_MPC837x) 288*4882a593Smuzhiyun /* SICRL bits - MPC837x specific */ 289*4882a593Smuzhiyun #define SICRL_USB_A 0xC0000000 290*4882a593Smuzhiyun #define SICRL_USB_B 0x30000000 291*4882a593Smuzhiyun #define SICRL_USB_B_SD 0x20000000 292*4882a593Smuzhiyun #define SICRL_UART 0x0C000000 293*4882a593Smuzhiyun #define SICRL_GPIO_A 0x02000000 294*4882a593Smuzhiyun #define SICRL_GPIO_B 0x01000000 295*4882a593Smuzhiyun #define SICRL_GPIO_C 0x00800000 296*4882a593Smuzhiyun #define SICRL_GPIO_D 0x00400000 297*4882a593Smuzhiyun #define SICRL_GPIO_E 0x00200000 298*4882a593Smuzhiyun #define SICRL_GPIO_F 0x00180000 299*4882a593Smuzhiyun #define SICRL_GPIO_G 0x00040000 300*4882a593Smuzhiyun #define SICRL_GPIO_H 0x00020000 301*4882a593Smuzhiyun #define SICRL_GPIO_I 0x00010000 302*4882a593Smuzhiyun #define SICRL_GPIO_J 0x00008000 303*4882a593Smuzhiyun #define SICRL_GPIO_K 0x00004000 304*4882a593Smuzhiyun #define SICRL_GPIO_L 0x00003000 305*4882a593Smuzhiyun #define SICRL_DMA_A 0x00000800 306*4882a593Smuzhiyun #define SICRL_DMA_B 0x00000400 307*4882a593Smuzhiyun #define SICRL_DMA_C 0x00000200 308*4882a593Smuzhiyun #define SICRL_DMA_D 0x00000100 309*4882a593Smuzhiyun #define SICRL_DMA_E 0x00000080 310*4882a593Smuzhiyun #define SICRL_DMA_F 0x00000040 311*4882a593Smuzhiyun #define SICRL_DMA_G 0x00000020 312*4882a593Smuzhiyun #define SICRL_DMA_H 0x00000010 313*4882a593Smuzhiyun #define SICRL_DMA_I 0x00000008 314*4882a593Smuzhiyun #define SICRL_DMA_J 0x00000004 315*4882a593Smuzhiyun #define SICRL_LDP_A 0x00000002 316*4882a593Smuzhiyun #define SICRL_LDP_B 0x00000001 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun /* SICRH bits - MPC837x specific */ 319*4882a593Smuzhiyun #define SICRH_DDR 0x80000000 320*4882a593Smuzhiyun #define SICRH_TSEC1_A 0x10000000 321*4882a593Smuzhiyun #define SICRH_TSEC1_B 0x08000000 322*4882a593Smuzhiyun #define SICRH_TSEC2_A 0x00400000 323*4882a593Smuzhiyun #define SICRH_TSEC2_B 0x00200000 324*4882a593Smuzhiyun #define SICRH_TSEC2_C 0x00100000 325*4882a593Smuzhiyun #define SICRH_TSEC2_D 0x00080000 326*4882a593Smuzhiyun #define SICRH_TSEC2_E 0x00040000 327*4882a593Smuzhiyun #define SICRH_TMR 0x00010000 328*4882a593Smuzhiyun #define SICRH_GPIO2_A 0x00008000 329*4882a593Smuzhiyun #define SICRH_GPIO2_B 0x00004000 330*4882a593Smuzhiyun #define SICRH_GPIO2_C 0x00002000 331*4882a593Smuzhiyun #define SICRH_GPIO2_D 0x00001000 332*4882a593Smuzhiyun #define SICRH_GPIO2_E 0x00000C00 333*4882a593Smuzhiyun #define SICRH_GPIO2_E_SD 0x00000800 334*4882a593Smuzhiyun #define SICRH_GPIO2_F 0x00000300 335*4882a593Smuzhiyun #define SICRH_GPIO2_G 0x000000C0 336*4882a593Smuzhiyun #define SICRH_GPIO2_H 0x00000030 337*4882a593Smuzhiyun #define SICRH_SPI 0x00000003 338*4882a593Smuzhiyun #define SICRH_SPI_SD 0x00000001 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun #elif defined(CONFIG_MPC8308) 341*4882a593Smuzhiyun /* SICRL bits - MPC8308 specific */ 342*4882a593Smuzhiyun #define SICRL_SPI_PF0 (0 << 28) 343*4882a593Smuzhiyun #define SICRL_SPI_PF1 (1 << 28) 344*4882a593Smuzhiyun #define SICRL_SPI_PF3 (3 << 28) 345*4882a593Smuzhiyun #define SICRL_UART_PF0 (0 << 26) 346*4882a593Smuzhiyun #define SICRL_UART_PF1 (1 << 26) 347*4882a593Smuzhiyun #define SICRL_UART_PF3 (3 << 26) 348*4882a593Smuzhiyun #define SICRL_IRQ_PF0 (0 << 24) 349*4882a593Smuzhiyun #define SICRL_IRQ_PF1 (1 << 24) 350*4882a593Smuzhiyun #define SICRL_I2C2_PF0 (0 << 20) 351*4882a593Smuzhiyun #define SICRL_I2C2_PF1 (1 << 20) 352*4882a593Smuzhiyun #define SICRL_ETSEC1_TX_CLK (0 << 6) 353*4882a593Smuzhiyun #define SICRL_ETSEC1_GTX_CLK125 (1 << 6) 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun /* SICRH bits - MPC8308 specific */ 356*4882a593Smuzhiyun #define SICRH_ESDHC_A_SD (0 << 30) 357*4882a593Smuzhiyun #define SICRH_ESDHC_A_GTM (1 << 30) 358*4882a593Smuzhiyun #define SICRH_ESDHC_A_GPIO (3 << 30) 359*4882a593Smuzhiyun #define SICRH_ESDHC_B_SD (0 << 28) 360*4882a593Smuzhiyun #define SICRH_ESDHC_B_GTM (1 << 28) 361*4882a593Smuzhiyun #define SICRH_ESDHC_B_GPIO (3 << 28) 362*4882a593Smuzhiyun #define SICRH_ESDHC_C_SD (0 << 26) 363*4882a593Smuzhiyun #define SICRH_ESDHC_C_GTM (1 << 26) 364*4882a593Smuzhiyun #define SICRH_ESDHC_C_GPIO (3 << 26) 365*4882a593Smuzhiyun #define SICRH_GPIO_A_GPIO (0 << 24) 366*4882a593Smuzhiyun #define SICRH_GPIO_A_TSEC2 (1 << 24) 367*4882a593Smuzhiyun #define SICRH_GPIO_B_GPIO (0 << 22) 368*4882a593Smuzhiyun #define SICRH_GPIO_B_TSEC2_TX_CLK (1 << 22) 369*4882a593Smuzhiyun #define SICRH_GPIO_B_TSEC2_GTX_CLK125 (2 << 22) 370*4882a593Smuzhiyun #define SICRH_IEEE1588_A_TMR (1 << 20) 371*4882a593Smuzhiyun #define SICRH_IEEE1588_A_GPIO (3 << 20) 372*4882a593Smuzhiyun #define SICRH_USB (1 << 18) 373*4882a593Smuzhiyun #define SICRH_GTM_GTM (1 << 16) 374*4882a593Smuzhiyun #define SICRH_GTM_GPIO (3 << 16) 375*4882a593Smuzhiyun #define SICRH_IEEE1588_B_TMR (1 << 14) 376*4882a593Smuzhiyun #define SICRH_IEEE1588_B_GPIO (3 << 14) 377*4882a593Smuzhiyun #define SICRH_ETSEC2_CRS (1 << 12) 378*4882a593Smuzhiyun #define SICRH_ETSEC2_GPIO (3 << 12) 379*4882a593Smuzhiyun #define SICRH_GPIOSEL_0 (0 << 8) 380*4882a593Smuzhiyun #define SICRH_GPIOSEL_1 (1 << 8) 381*4882a593Smuzhiyun #define SICRH_TMROBI_V3P3 (0 << 4) 382*4882a593Smuzhiyun #define SICRH_TMROBI_V2P5 (1 << 4) 383*4882a593Smuzhiyun #define SICRH_TSOBI1_V3P3 (0 << 1) 384*4882a593Smuzhiyun #define SICRH_TSOBI1_V2P5 (1 << 1) 385*4882a593Smuzhiyun #define SICRH_TSOBI2_V3P3 (0 << 0) 386*4882a593Smuzhiyun #define SICRH_TSOBI2_V2P5 (1 << 0) 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun #elif defined(CONFIG_MPC8309) 389*4882a593Smuzhiyun /* SICR_1 */ 390*4882a593Smuzhiyun #define SICR_1_UART1_UART1S (0 << (30-2)) 391*4882a593Smuzhiyun #define SICR_1_UART1_UART1RTS (1 << (30-2)) 392*4882a593Smuzhiyun #define SICR_1_I2C_I2C (0 << (30-4)) 393*4882a593Smuzhiyun #define SICR_1_I2C_CKSTOP (1 << (30-4)) 394*4882a593Smuzhiyun #define SICR_1_IRQ_A_IRQ (0 << (30-6)) 395*4882a593Smuzhiyun #define SICR_1_IRQ_A_MCP (1 << (30-6)) 396*4882a593Smuzhiyun #define SICR_1_IRQ_B_IRQ (0 << (30-8)) 397*4882a593Smuzhiyun #define SICR_1_IRQ_B_CKSTOP (1 << (30-8)) 398*4882a593Smuzhiyun #define SICR_1_GPIO_A_GPIO (0 << (30-10)) 399*4882a593Smuzhiyun #define SICR_1_GPIO_A_SD (2 << (30-10)) 400*4882a593Smuzhiyun #define SICR_1_GPIO_A_DDR (3 << (30-10)) 401*4882a593Smuzhiyun #define SICR_1_GPIO_B_GPIO (0 << (30-12)) 402*4882a593Smuzhiyun #define SICR_1_GPIO_B_SD (2 << (30-12)) 403*4882a593Smuzhiyun #define SICR_1_GPIO_B_QE (3 << (30-12)) 404*4882a593Smuzhiyun #define SICR_1_GPIO_C_GPIO (0 << (30-14)) 405*4882a593Smuzhiyun #define SICR_1_GPIO_C_CAN (1 << (30-14)) 406*4882a593Smuzhiyun #define SICR_1_GPIO_C_DDR (2 << (30-14)) 407*4882a593Smuzhiyun #define SICR_1_GPIO_C_LCS (3 << (30-14)) 408*4882a593Smuzhiyun #define SICR_1_GPIO_D_GPIO (0 << (30-16)) 409*4882a593Smuzhiyun #define SICR_1_GPIO_D_CAN (1 << (30-16)) 410*4882a593Smuzhiyun #define SICR_1_GPIO_D_DDR (2 << (30-16)) 411*4882a593Smuzhiyun #define SICR_1_GPIO_D_LCS (3 << (30-16)) 412*4882a593Smuzhiyun #define SICR_1_GPIO_E_GPIO (0 << (30-18)) 413*4882a593Smuzhiyun #define SICR_1_GPIO_E_CAN (1 << (30-18)) 414*4882a593Smuzhiyun #define SICR_1_GPIO_E_DDR (2 << (30-18)) 415*4882a593Smuzhiyun #define SICR_1_GPIO_E_LCS (3 << (30-18)) 416*4882a593Smuzhiyun #define SICR_1_GPIO_F_GPIO (0 << (30-20)) 417*4882a593Smuzhiyun #define SICR_1_GPIO_F_CAN (1 << (30-20)) 418*4882a593Smuzhiyun #define SICR_1_GPIO_F_CK (2 << (30-20)) 419*4882a593Smuzhiyun #define SICR_1_USB_A_USBDR (0 << (30-22)) 420*4882a593Smuzhiyun #define SICR_1_USB_A_UART2S (1 << (30-22)) 421*4882a593Smuzhiyun #define SICR_1_USB_B_USBDR (0 << (30-24)) 422*4882a593Smuzhiyun #define SICR_1_USB_B_UART2S (1 << (30-24)) 423*4882a593Smuzhiyun #define SICR_1_USB_B_UART2RTS (2 << (30-24)) 424*4882a593Smuzhiyun #define SICR_1_USB_C_USBDR (0 << (30-26)) 425*4882a593Smuzhiyun #define SICR_1_USB_C_QE_EXT (3 << (30-26)) 426*4882a593Smuzhiyun #define SICR_1_FEC1_FEC1 (0 << (30-28)) 427*4882a593Smuzhiyun #define SICR_1_FEC1_GTM (1 << (30-28)) 428*4882a593Smuzhiyun #define SICR_1_FEC1_GPIO (2 << (30-28)) 429*4882a593Smuzhiyun #define SICR_1_FEC2_FEC2 (0 << (30-30)) 430*4882a593Smuzhiyun #define SICR_1_FEC2_GTM (1 << (30-30)) 431*4882a593Smuzhiyun #define SICR_1_FEC2_GPIO (2 << (30-30)) 432*4882a593Smuzhiyun /* SICR_2 */ 433*4882a593Smuzhiyun #define SICR_2_FEC3_FEC3 (0 << (30-0)) 434*4882a593Smuzhiyun #define SICR_2_FEC3_TMR (1 << (30-0)) 435*4882a593Smuzhiyun #define SICR_2_FEC3_GPIO (2 << (30-0)) 436*4882a593Smuzhiyun #define SICR_2_HDLC1_A_HDLC1 (0 << (30-2)) 437*4882a593Smuzhiyun #define SICR_2_HDLC1_A_GPIO (1 << (30-2)) 438*4882a593Smuzhiyun #define SICR_2_HDLC1_A_TDM1 (2 << (30-2)) 439*4882a593Smuzhiyun #define SICR_2_ELBC_A_LA (0 << (30-4)) 440*4882a593Smuzhiyun #define SICR_2_ELBC_B_LCLK (0 << (30-6)) 441*4882a593Smuzhiyun #define SICR_2_HDLC2_A_HDLC2 (0 << (30-8)) 442*4882a593Smuzhiyun #define SICR_2_HDLC2_A_GPIO (0 << (30-8)) 443*4882a593Smuzhiyun #define SICR_2_HDLC2_A_TDM2 (0 << (30-8)) 444*4882a593Smuzhiyun /* bits 10-11 unused */ 445*4882a593Smuzhiyun #define SICR_2_USB_D_USBDR (0 << (30-12)) 446*4882a593Smuzhiyun #define SICR_2_USB_D_GPIO (2 << (30-12)) 447*4882a593Smuzhiyun #define SICR_2_USB_D_QE_BRG (3 << (30-12)) 448*4882a593Smuzhiyun #define SICR_2_PCI_PCI (0 << (30-14)) 449*4882a593Smuzhiyun #define SICR_2_PCI_CPCI_HS (2 << (30-14)) 450*4882a593Smuzhiyun #define SICR_2_HDLC1_B_HDLC1 (0 << (30-16)) 451*4882a593Smuzhiyun #define SICR_2_HDLC1_B_GPIO (1 << (30-16)) 452*4882a593Smuzhiyun #define SICR_2_HDLC1_B_QE_BRG (2 << (30-16)) 453*4882a593Smuzhiyun #define SICR_2_HDLC1_B_TDM1 (3 << (30-16)) 454*4882a593Smuzhiyun #define SICR_2_HDLC1_C_HDLC1 (0 << (30-18)) 455*4882a593Smuzhiyun #define SICR_2_HDLC1_C_GPIO (1 << (30-18)) 456*4882a593Smuzhiyun #define SICR_2_HDLC1_C_TDM1 (2 << (30-18)) 457*4882a593Smuzhiyun #define SICR_2_HDLC2_B_HDLC2 (0 << (30-20)) 458*4882a593Smuzhiyun #define SICR_2_HDLC2_B_GPIO (1 << (30-20)) 459*4882a593Smuzhiyun #define SICR_2_HDLC2_B_QE_BRG (2 << (30-20)) 460*4882a593Smuzhiyun #define SICR_2_HDLC2_B_TDM2 (3 << (30-20)) 461*4882a593Smuzhiyun #define SICR_2_HDLC2_C_HDLC2 (0 << (30-22)) 462*4882a593Smuzhiyun #define SICR_2_HDLC2_C_GPIO (1 << (30-22)) 463*4882a593Smuzhiyun #define SICR_2_HDLC2_C_TDM2 (2 << (30-22)) 464*4882a593Smuzhiyun #define SICR_2_HDLC2_C_QE_BRG (3 << (30-22)) 465*4882a593Smuzhiyun #define SICR_2_QUIESCE_B (0 << (30-24)) 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun #endif 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun /* 470*4882a593Smuzhiyun * SWCRR - System Watchdog Control Register 471*4882a593Smuzhiyun */ 472*4882a593Smuzhiyun /* Register offset to immr */ 473*4882a593Smuzhiyun #define SWCRR 0x0204 474*4882a593Smuzhiyun /* Software Watchdog Time Count */ 475*4882a593Smuzhiyun #define SWCRR_SWTC 0xFFFF0000 476*4882a593Smuzhiyun /* Watchdog Enable bit */ 477*4882a593Smuzhiyun #define SWCRR_SWEN 0x00000004 478*4882a593Smuzhiyun /* Software Watchdog Reset/Interrupt Select bit */ 479*4882a593Smuzhiyun #define SWCRR_SWRI 0x00000002 480*4882a593Smuzhiyun /* Software Watchdog Counter Prescale bit */ 481*4882a593Smuzhiyun #define SWCRR_SWPR 0x00000001 482*4882a593Smuzhiyun #define SWCRR_RES (~(SWCRR_SWTC | SWCRR_SWEN | \ 483*4882a593Smuzhiyun SWCRR_SWRI | SWCRR_SWPR)) 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun /* 486*4882a593Smuzhiyun * SWCNR - System Watchdog Counter Register 487*4882a593Smuzhiyun */ 488*4882a593Smuzhiyun /* Register offset to immr */ 489*4882a593Smuzhiyun #define SWCNR 0x0208 490*4882a593Smuzhiyun /* Software Watchdog Count mask */ 491*4882a593Smuzhiyun #define SWCNR_SWCN 0x0000FFFF 492*4882a593Smuzhiyun #define SWCNR_RES ~(SWCNR_SWCN) 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun /* 495*4882a593Smuzhiyun * SWSRR - System Watchdog Service Register 496*4882a593Smuzhiyun */ 497*4882a593Smuzhiyun /* Register offset to immr */ 498*4882a593Smuzhiyun #define SWSRR 0x020E 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun /* 501*4882a593Smuzhiyun * ACR - Arbiter Configuration Register 502*4882a593Smuzhiyun */ 503*4882a593Smuzhiyun #define ACR_COREDIS 0x10000000 /* Core disable */ 504*4882a593Smuzhiyun #define ACR_COREDIS_SHIFT (31-7) 505*4882a593Smuzhiyun #define ACR_PIPE_DEP 0x00070000 /* Pipeline depth */ 506*4882a593Smuzhiyun #define ACR_PIPE_DEP_SHIFT (31-15) 507*4882a593Smuzhiyun #define ACR_PCI_RPTCNT 0x00007000 /* PCI repeat count */ 508*4882a593Smuzhiyun #define ACR_PCI_RPTCNT_SHIFT (31-19) 509*4882a593Smuzhiyun #define ACR_RPTCNT 0x00000700 /* Repeat count */ 510*4882a593Smuzhiyun #define ACR_RPTCNT_SHIFT (31-23) 511*4882a593Smuzhiyun #define ACR_APARK 0x00000030 /* Address parking */ 512*4882a593Smuzhiyun #define ACR_APARK_SHIFT (31-27) 513*4882a593Smuzhiyun #define ACR_PARKM 0x0000000F /* Parking master */ 514*4882a593Smuzhiyun #define ACR_PARKM_SHIFT (31-31) 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun /* 517*4882a593Smuzhiyun * ATR - Arbiter Timers Register 518*4882a593Smuzhiyun */ 519*4882a593Smuzhiyun #define ATR_DTO 0x00FF0000 /* Data time out */ 520*4882a593Smuzhiyun #define ATR_DTO_SHIFT 16 521*4882a593Smuzhiyun #define ATR_ATO 0x000000FF /* Address time out */ 522*4882a593Smuzhiyun #define ATR_ATO_SHIFT 0 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun /* 525*4882a593Smuzhiyun * AER - Arbiter Event Register 526*4882a593Smuzhiyun */ 527*4882a593Smuzhiyun #define AER_ETEA 0x00000020 /* Transfer error */ 528*4882a593Smuzhiyun /* Reserved transfer type */ 529*4882a593Smuzhiyun #define AER_RES 0x00000010 530*4882a593Smuzhiyun /* External control word transfer type */ 531*4882a593Smuzhiyun #define AER_ECW 0x00000008 532*4882a593Smuzhiyun /* Address Only transfer type */ 533*4882a593Smuzhiyun #define AER_AO 0x00000004 534*4882a593Smuzhiyun #define AER_DTO 0x00000002 /* Data time out */ 535*4882a593Smuzhiyun #define AER_ATO 0x00000001 /* Address time out */ 536*4882a593Smuzhiyun 537*4882a593Smuzhiyun /* 538*4882a593Smuzhiyun * AEATR - Arbiter Event Address Register 539*4882a593Smuzhiyun */ 540*4882a593Smuzhiyun #define AEATR_EVENT 0x07000000 /* Event type */ 541*4882a593Smuzhiyun #define AEATR_EVENT_SHIFT 24 542*4882a593Smuzhiyun #define AEATR_MSTR_ID 0x001F0000 /* Master Id */ 543*4882a593Smuzhiyun #define AEATR_MSTR_ID_SHIFT 16 544*4882a593Smuzhiyun #define AEATR_TBST 0x00000800 /* Transfer burst */ 545*4882a593Smuzhiyun #define AEATR_TBST_SHIFT 11 546*4882a593Smuzhiyun #define AEATR_TSIZE 0x00000700 /* Transfer Size */ 547*4882a593Smuzhiyun #define AEATR_TSIZE_SHIFT 8 548*4882a593Smuzhiyun #define AEATR_TTYPE 0x0000001F /* Transfer Type */ 549*4882a593Smuzhiyun #define AEATR_TTYPE_SHIFT 0 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun /* 552*4882a593Smuzhiyun * HRCWL - Hard Reset Configuration Word Low 553*4882a593Smuzhiyun */ 554*4882a593Smuzhiyun #define HRCWL_LBIUCM 0x80000000 555*4882a593Smuzhiyun #define HRCWL_LBIUCM_SHIFT 31 556*4882a593Smuzhiyun #define HRCWL_LCL_BUS_TO_SCB_CLK_1X1 0x00000000 557*4882a593Smuzhiyun #define HRCWL_LCL_BUS_TO_SCB_CLK_2X1 0x80000000 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun #define HRCWL_DDRCM 0x40000000 560*4882a593Smuzhiyun #define HRCWL_DDRCM_SHIFT 30 561*4882a593Smuzhiyun #define HRCWL_DDR_TO_SCB_CLK_1X1 0x00000000 562*4882a593Smuzhiyun #define HRCWL_DDR_TO_SCB_CLK_2X1 0x40000000 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun #define HRCWL_SPMF 0x0f000000 565*4882a593Smuzhiyun #define HRCWL_SPMF_SHIFT 24 566*4882a593Smuzhiyun #define HRCWL_CSB_TO_CLKIN_16X1 0x00000000 567*4882a593Smuzhiyun #define HRCWL_CSB_TO_CLKIN_1X1 0x01000000 568*4882a593Smuzhiyun #define HRCWL_CSB_TO_CLKIN_2X1 0x02000000 569*4882a593Smuzhiyun #define HRCWL_CSB_TO_CLKIN_3X1 0x03000000 570*4882a593Smuzhiyun #define HRCWL_CSB_TO_CLKIN_4X1 0x04000000 571*4882a593Smuzhiyun #define HRCWL_CSB_TO_CLKIN_5X1 0x05000000 572*4882a593Smuzhiyun #define HRCWL_CSB_TO_CLKIN_6X1 0x06000000 573*4882a593Smuzhiyun #define HRCWL_CSB_TO_CLKIN_7X1 0x07000000 574*4882a593Smuzhiyun #define HRCWL_CSB_TO_CLKIN_8X1 0x08000000 575*4882a593Smuzhiyun #define HRCWL_CSB_TO_CLKIN_9X1 0x09000000 576*4882a593Smuzhiyun #define HRCWL_CSB_TO_CLKIN_10X1 0x0A000000 577*4882a593Smuzhiyun #define HRCWL_CSB_TO_CLKIN_11X1 0x0B000000 578*4882a593Smuzhiyun #define HRCWL_CSB_TO_CLKIN_12X1 0x0C000000 579*4882a593Smuzhiyun #define HRCWL_CSB_TO_CLKIN_13X1 0x0D000000 580*4882a593Smuzhiyun #define HRCWL_CSB_TO_CLKIN_14X1 0x0E000000 581*4882a593Smuzhiyun #define HRCWL_CSB_TO_CLKIN_15X1 0x0F000000 582*4882a593Smuzhiyun 583*4882a593Smuzhiyun #define HRCWL_VCO_BYPASS 0x00000000 584*4882a593Smuzhiyun #define HRCWL_VCO_1X2 0x00000000 585*4882a593Smuzhiyun #define HRCWL_VCO_1X4 0x00200000 586*4882a593Smuzhiyun #define HRCWL_VCO_1X8 0x00400000 587*4882a593Smuzhiyun 588*4882a593Smuzhiyun #define HRCWL_COREPLL 0x007F0000 589*4882a593Smuzhiyun #define HRCWL_COREPLL_SHIFT 16 590*4882a593Smuzhiyun #define HRCWL_CORE_TO_CSB_BYPASS 0x00000000 591*4882a593Smuzhiyun #define HRCWL_CORE_TO_CSB_1X1 0x00020000 592*4882a593Smuzhiyun #define HRCWL_CORE_TO_CSB_1_5X1 0x00030000 593*4882a593Smuzhiyun #define HRCWL_CORE_TO_CSB_2X1 0x00040000 594*4882a593Smuzhiyun #define HRCWL_CORE_TO_CSB_2_5X1 0x00050000 595*4882a593Smuzhiyun #define HRCWL_CORE_TO_CSB_3X1 0x00060000 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun #if defined(CONFIG_MPC8360) || defined(CONFIG_MPC832x) 598*4882a593Smuzhiyun #define HRCWL_CEVCOD 0x000000C0 599*4882a593Smuzhiyun #define HRCWL_CEVCOD_SHIFT 6 600*4882a593Smuzhiyun #define HRCWL_CE_PLL_VCO_DIV_4 0x00000000 601*4882a593Smuzhiyun #define HRCWL_CE_PLL_VCO_DIV_8 0x00000040 602*4882a593Smuzhiyun #define HRCWL_CE_PLL_VCO_DIV_2 0x00000080 603*4882a593Smuzhiyun 604*4882a593Smuzhiyun #define HRCWL_CEPDF 0x00000020 605*4882a593Smuzhiyun #define HRCWL_CEPDF_SHIFT 5 606*4882a593Smuzhiyun #define HRCWL_CE_PLL_DIV_1X1 0x00000000 607*4882a593Smuzhiyun #define HRCWL_CE_PLL_DIV_2X1 0x00000020 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun #define HRCWL_CEPMF 0x0000001F 610*4882a593Smuzhiyun #define HRCWL_CEPMF_SHIFT 0 611*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X16_ 0x00000000 612*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X2 0x00000002 613*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X3 0x00000003 614*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X4 0x00000004 615*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X5 0x00000005 616*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X6 0x00000006 617*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X7 0x00000007 618*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X8 0x00000008 619*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X9 0x00000009 620*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X10 0x0000000A 621*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X11 0x0000000B 622*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X12 0x0000000C 623*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X13 0x0000000D 624*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X14 0x0000000E 625*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X15 0x0000000F 626*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X16 0x00000010 627*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X17 0x00000011 628*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X18 0x00000012 629*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X19 0x00000013 630*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X20 0x00000014 631*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X21 0x00000015 632*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X22 0x00000016 633*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X23 0x00000017 634*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X24 0x00000018 635*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X25 0x00000019 636*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X26 0x0000001A 637*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X27 0x0000001B 638*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X28 0x0000001C 639*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X29 0x0000001D 640*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X30 0x0000001E 641*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X31 0x0000001F 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun #elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC8315) 644*4882a593Smuzhiyun #define HRCWL_SVCOD 0x30000000 645*4882a593Smuzhiyun #define HRCWL_SVCOD_SHIFT 28 646*4882a593Smuzhiyun #define HRCWL_SVCOD_DIV_2 0x00000000 647*4882a593Smuzhiyun #define HRCWL_SVCOD_DIV_4 0x10000000 648*4882a593Smuzhiyun #define HRCWL_SVCOD_DIV_8 0x20000000 649*4882a593Smuzhiyun #define HRCWL_SVCOD_DIV_1 0x30000000 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun #elif defined(CONFIG_MPC837x) 652*4882a593Smuzhiyun #define HRCWL_SVCOD 0x30000000 653*4882a593Smuzhiyun #define HRCWL_SVCOD_SHIFT 28 654*4882a593Smuzhiyun #define HRCWL_SVCOD_DIV_4 0x00000000 655*4882a593Smuzhiyun #define HRCWL_SVCOD_DIV_8 0x10000000 656*4882a593Smuzhiyun #define HRCWL_SVCOD_DIV_2 0x20000000 657*4882a593Smuzhiyun #define HRCWL_SVCOD_DIV_1 0x30000000 658*4882a593Smuzhiyun #elif defined(CONFIG_MPC8309) 659*4882a593Smuzhiyun 660*4882a593Smuzhiyun #define HRCWL_CEVCOD 0x000000C0 661*4882a593Smuzhiyun #define HRCWL_CEVCOD_SHIFT 6 662*4882a593Smuzhiyun /* 663*4882a593Smuzhiyun * According to Errata MPC8309RMAD, Rev. 0.2, 9/2012 664*4882a593Smuzhiyun * these are different than with 8360, 832x 665*4882a593Smuzhiyun */ 666*4882a593Smuzhiyun #define HRCWL_CE_PLL_VCO_DIV_2 0x00000000 667*4882a593Smuzhiyun #define HRCWL_CE_PLL_VCO_DIV_4 0x00000040 668*4882a593Smuzhiyun #define HRCWL_CE_PLL_VCO_DIV_8 0x00000080 669*4882a593Smuzhiyun 670*4882a593Smuzhiyun #define HRCWL_CEPDF 0x00000020 671*4882a593Smuzhiyun #define HRCWL_CEPDF_SHIFT 5 672*4882a593Smuzhiyun #define HRCWL_CE_PLL_DIV_1X1 0x00000000 673*4882a593Smuzhiyun #define HRCWL_CE_PLL_DIV_2X1 0x00000020 674*4882a593Smuzhiyun 675*4882a593Smuzhiyun #define HRCWL_CEPMF 0x0000001F 676*4882a593Smuzhiyun #define HRCWL_CEPMF_SHIFT 0 677*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X16_ 0x00000000 678*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X2 0x00000002 679*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X3 0x00000003 680*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X4 0x00000004 681*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X5 0x00000005 682*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X6 0x00000006 683*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X7 0x00000007 684*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X8 0x00000008 685*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X9 0x00000009 686*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X10 0x0000000A 687*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X11 0x0000000B 688*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X12 0x0000000C 689*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X13 0x0000000D 690*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X14 0x0000000E 691*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X15 0x0000000F 692*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X16 0x00000010 693*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X17 0x00000011 694*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X18 0x00000012 695*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X19 0x00000013 696*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X20 0x00000014 697*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X21 0x00000015 698*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X22 0x00000016 699*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X23 0x00000017 700*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X24 0x00000018 701*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X25 0x00000019 702*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X26 0x0000001A 703*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X27 0x0000001B 704*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X28 0x0000001C 705*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X29 0x0000001D 706*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X30 0x0000001E 707*4882a593Smuzhiyun #define HRCWL_CE_TO_PLL_1X31 0x0000001F 708*4882a593Smuzhiyun 709*4882a593Smuzhiyun #define HRCWL_SVCOD 0x30000000 710*4882a593Smuzhiyun #define HRCWL_SVCOD_SHIFT 28 711*4882a593Smuzhiyun #define HRCWL_SVCOD_DIV_2 0x00000000 712*4882a593Smuzhiyun #define HRCWL_SVCOD_DIV_4 0x10000000 713*4882a593Smuzhiyun #define HRCWL_SVCOD_DIV_8 0x20000000 714*4882a593Smuzhiyun #define HRCWL_SVCOD_DIV_1 0x30000000 715*4882a593Smuzhiyun #endif 716*4882a593Smuzhiyun 717*4882a593Smuzhiyun /* 718*4882a593Smuzhiyun * HRCWH - Hardware Reset Configuration Word High 719*4882a593Smuzhiyun */ 720*4882a593Smuzhiyun #define HRCWH_PCI_HOST 0x80000000 721*4882a593Smuzhiyun #define HRCWH_PCI_HOST_SHIFT 31 722*4882a593Smuzhiyun #define HRCWH_PCI_AGENT 0x00000000 723*4882a593Smuzhiyun 724*4882a593Smuzhiyun #if defined(CONFIG_MPC834x) 725*4882a593Smuzhiyun #define HRCWH_32_BIT_PCI 0x00000000 726*4882a593Smuzhiyun #define HRCWH_64_BIT_PCI 0x40000000 727*4882a593Smuzhiyun #endif 728*4882a593Smuzhiyun 729*4882a593Smuzhiyun #define HRCWH_PCI1_ARBITER_DISABLE 0x00000000 730*4882a593Smuzhiyun #define HRCWH_PCI1_ARBITER_ENABLE 0x20000000 731*4882a593Smuzhiyun 732*4882a593Smuzhiyun #define HRCWH_PCI_ARBITER_DISABLE 0x00000000 733*4882a593Smuzhiyun #define HRCWH_PCI_ARBITER_ENABLE 0x20000000 734*4882a593Smuzhiyun 735*4882a593Smuzhiyun #if defined(CONFIG_MPC834x) 736*4882a593Smuzhiyun #define HRCWH_PCI2_ARBITER_DISABLE 0x00000000 737*4882a593Smuzhiyun #define HRCWH_PCI2_ARBITER_ENABLE 0x10000000 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun #elif defined(CONFIG_MPC8360) 740*4882a593Smuzhiyun #define HRCWH_PCICKDRV_DISABLE 0x00000000 741*4882a593Smuzhiyun #define HRCWH_PCICKDRV_ENABLE 0x10000000 742*4882a593Smuzhiyun #endif 743*4882a593Smuzhiyun 744*4882a593Smuzhiyun #define HRCWH_CORE_DISABLE 0x08000000 745*4882a593Smuzhiyun #define HRCWH_CORE_ENABLE 0x00000000 746*4882a593Smuzhiyun 747*4882a593Smuzhiyun #define HRCWH_FROM_0X00000100 0x00000000 748*4882a593Smuzhiyun #define HRCWH_FROM_0XFFF00100 0x04000000 749*4882a593Smuzhiyun 750*4882a593Smuzhiyun #define HRCWH_BOOTSEQ_DISABLE 0x00000000 751*4882a593Smuzhiyun #define HRCWH_BOOTSEQ_NORMAL 0x01000000 752*4882a593Smuzhiyun #define HRCWH_BOOTSEQ_EXTENDED 0x02000000 753*4882a593Smuzhiyun 754*4882a593Smuzhiyun #define HRCWH_SW_WATCHDOG_DISABLE 0x00000000 755*4882a593Smuzhiyun #define HRCWH_SW_WATCHDOG_ENABLE 0x00800000 756*4882a593Smuzhiyun 757*4882a593Smuzhiyun #define HRCWH_ROM_LOC_DDR_SDRAM 0x00000000 758*4882a593Smuzhiyun #define HRCWH_ROM_LOC_PCI1 0x00100000 759*4882a593Smuzhiyun #if defined(CONFIG_MPC834x) 760*4882a593Smuzhiyun #define HRCWH_ROM_LOC_PCI2 0x00200000 761*4882a593Smuzhiyun #endif 762*4882a593Smuzhiyun #if defined(CONFIG_MPC837x) 763*4882a593Smuzhiyun #define HRCWH_ROM_LOC_ON_CHIP_ROM 0x00300000 764*4882a593Smuzhiyun #endif 765*4882a593Smuzhiyun #define HRCWH_ROM_LOC_LOCAL_8BIT 0x00500000 766*4882a593Smuzhiyun #define HRCWH_ROM_LOC_LOCAL_16BIT 0x00600000 767*4882a593Smuzhiyun #define HRCWH_ROM_LOC_LOCAL_32BIT 0x00700000 768*4882a593Smuzhiyun 769*4882a593Smuzhiyun #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \ 770*4882a593Smuzhiyun defined(CONFIG_MPC837x) 771*4882a593Smuzhiyun #define HRCWH_ROM_LOC_NAND_SP_8BIT 0x00100000 772*4882a593Smuzhiyun #define HRCWH_ROM_LOC_NAND_SP_16BIT 0x00200000 773*4882a593Smuzhiyun #define HRCWH_ROM_LOC_NAND_LP_8BIT 0x00500000 774*4882a593Smuzhiyun #define HRCWH_ROM_LOC_NAND_LP_16BIT 0x00600000 775*4882a593Smuzhiyun 776*4882a593Smuzhiyun #define HRCWH_RL_EXT_LEGACY 0x00000000 777*4882a593Smuzhiyun #define HRCWH_RL_EXT_NAND 0x00040000 778*4882a593Smuzhiyun 779*4882a593Smuzhiyun #define HRCWH_TSEC1M_MASK 0x0000E000 780*4882a593Smuzhiyun #define HRCWH_TSEC1M_IN_MII 0x00000000 781*4882a593Smuzhiyun #define HRCWH_TSEC1M_IN_RMII 0x00002000 782*4882a593Smuzhiyun #define HRCWH_TSEC1M_IN_RGMII 0x00006000 783*4882a593Smuzhiyun #define HRCWH_TSEC1M_IN_RTBI 0x0000A000 784*4882a593Smuzhiyun #define HRCWH_TSEC1M_IN_SGMII 0x0000C000 785*4882a593Smuzhiyun 786*4882a593Smuzhiyun #define HRCWH_TSEC2M_MASK 0x00001C00 787*4882a593Smuzhiyun #define HRCWH_TSEC2M_IN_MII 0x00000000 788*4882a593Smuzhiyun #define HRCWH_TSEC2M_IN_RMII 0x00000400 789*4882a593Smuzhiyun #define HRCWH_TSEC2M_IN_RGMII 0x00000C00 790*4882a593Smuzhiyun #define HRCWH_TSEC2M_IN_RTBI 0x00001400 791*4882a593Smuzhiyun #define HRCWH_TSEC2M_IN_SGMII 0x00001800 792*4882a593Smuzhiyun #endif 793*4882a593Smuzhiyun 794*4882a593Smuzhiyun #if defined(CONFIG_MPC834x) 795*4882a593Smuzhiyun #define HRCWH_TSEC1M_IN_RGMII 0x00000000 796*4882a593Smuzhiyun #define HRCWH_TSEC1M_IN_RTBI 0x00004000 797*4882a593Smuzhiyun #define HRCWH_TSEC1M_IN_GMII 0x00008000 798*4882a593Smuzhiyun #define HRCWH_TSEC1M_IN_TBI 0x0000C000 799*4882a593Smuzhiyun #define HRCWH_TSEC2M_IN_RGMII 0x00000000 800*4882a593Smuzhiyun #define HRCWH_TSEC2M_IN_RTBI 0x00001000 801*4882a593Smuzhiyun #define HRCWH_TSEC2M_IN_GMII 0x00002000 802*4882a593Smuzhiyun #define HRCWH_TSEC2M_IN_TBI 0x00003000 803*4882a593Smuzhiyun #endif 804*4882a593Smuzhiyun 805*4882a593Smuzhiyun #if defined(CONFIG_MPC8360) 806*4882a593Smuzhiyun #define HRCWH_SECONDARY_DDR_DISABLE 0x00000000 807*4882a593Smuzhiyun #define HRCWH_SECONDARY_DDR_ENABLE 0x00000010 808*4882a593Smuzhiyun #endif 809*4882a593Smuzhiyun 810*4882a593Smuzhiyun #define HRCWH_BIG_ENDIAN 0x00000000 811*4882a593Smuzhiyun #define HRCWH_LITTLE_ENDIAN 0x00000008 812*4882a593Smuzhiyun 813*4882a593Smuzhiyun #define HRCWH_LALE_NORMAL 0x00000000 814*4882a593Smuzhiyun #define HRCWH_LALE_EARLY 0x00000004 815*4882a593Smuzhiyun 816*4882a593Smuzhiyun #define HRCWH_LDP_SET 0x00000000 817*4882a593Smuzhiyun #define HRCWH_LDP_CLEAR 0x00000002 818*4882a593Smuzhiyun 819*4882a593Smuzhiyun /* 820*4882a593Smuzhiyun * RSR - Reset Status Register 821*4882a593Smuzhiyun */ 822*4882a593Smuzhiyun #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \ 823*4882a593Smuzhiyun defined(CONFIG_MPC837x) 824*4882a593Smuzhiyun #define RSR_RSTSRC 0xF0000000 /* Reset source */ 825*4882a593Smuzhiyun #define RSR_RSTSRC_SHIFT 28 826*4882a593Smuzhiyun #else 827*4882a593Smuzhiyun #define RSR_RSTSRC 0xE0000000 /* Reset source */ 828*4882a593Smuzhiyun #define RSR_RSTSRC_SHIFT 29 829*4882a593Smuzhiyun #endif 830*4882a593Smuzhiyun #define RSR_BSF 0x00010000 /* Boot seq. fail */ 831*4882a593Smuzhiyun #define RSR_BSF_SHIFT 16 832*4882a593Smuzhiyun /* software soft reset */ 833*4882a593Smuzhiyun #define RSR_SWSR 0x00002000 834*4882a593Smuzhiyun #define RSR_SWSR_SHIFT 13 835*4882a593Smuzhiyun /* software hard reset */ 836*4882a593Smuzhiyun #define RSR_SWHR 0x00001000 837*4882a593Smuzhiyun #define RSR_SWHR_SHIFT 12 838*4882a593Smuzhiyun #define RSR_JHRS 0x00000200 /* jtag hreset */ 839*4882a593Smuzhiyun #define RSR_JHRS_SHIFT 9 840*4882a593Smuzhiyun /* jtag sreset status */ 841*4882a593Smuzhiyun #define RSR_JSRS 0x00000100 842*4882a593Smuzhiyun #define RSR_JSRS_SHIFT 8 843*4882a593Smuzhiyun /* checkstop reset status */ 844*4882a593Smuzhiyun #define RSR_CSHR 0x00000010 845*4882a593Smuzhiyun #define RSR_CSHR_SHIFT 4 846*4882a593Smuzhiyun /* software watchdog reset status */ 847*4882a593Smuzhiyun #define RSR_SWRS 0x00000008 848*4882a593Smuzhiyun #define RSR_SWRS_SHIFT 3 849*4882a593Smuzhiyun /* bus monitop reset status */ 850*4882a593Smuzhiyun #define RSR_BMRS 0x00000004 851*4882a593Smuzhiyun #define RSR_BMRS_SHIFT 2 852*4882a593Smuzhiyun #define RSR_SRS 0x00000002 /* soft reset status */ 853*4882a593Smuzhiyun #define RSR_SRS_SHIFT 1 854*4882a593Smuzhiyun #define RSR_HRS 0x00000001 /* hard reset status */ 855*4882a593Smuzhiyun #define RSR_HRS_SHIFT 0 856*4882a593Smuzhiyun #define RSR_RES (~(RSR_RSTSRC | RSR_BSF | RSR_SWSR | \ 857*4882a593Smuzhiyun RSR_SWHR | RSR_JHRS | \ 858*4882a593Smuzhiyun RSR_JSRS | RSR_CSHR | \ 859*4882a593Smuzhiyun RSR_SWRS | RSR_BMRS | \ 860*4882a593Smuzhiyun RSR_SRS | RSR_HRS)) 861*4882a593Smuzhiyun /* 862*4882a593Smuzhiyun * RMR - Reset Mode Register 863*4882a593Smuzhiyun */ 864*4882a593Smuzhiyun /* checkstop reset enable */ 865*4882a593Smuzhiyun #define RMR_CSRE 0x00000001 866*4882a593Smuzhiyun #define RMR_CSRE_SHIFT 0 867*4882a593Smuzhiyun #define RMR_RES ~(RMR_CSRE) 868*4882a593Smuzhiyun 869*4882a593Smuzhiyun /* 870*4882a593Smuzhiyun * RCR - Reset Control Register 871*4882a593Smuzhiyun */ 872*4882a593Smuzhiyun /* software hard reset */ 873*4882a593Smuzhiyun #define RCR_SWHR 0x00000002 874*4882a593Smuzhiyun /* software soft reset */ 875*4882a593Smuzhiyun #define RCR_SWSR 0x00000001 876*4882a593Smuzhiyun #define RCR_RES ~(RCR_SWHR | RCR_SWSR) 877*4882a593Smuzhiyun 878*4882a593Smuzhiyun /* 879*4882a593Smuzhiyun * RCER - Reset Control Enable Register 880*4882a593Smuzhiyun */ 881*4882a593Smuzhiyun /* software hard reset */ 882*4882a593Smuzhiyun #define RCER_CRE 0x00000001 883*4882a593Smuzhiyun #define RCER_RES ~(RCER_CRE) 884*4882a593Smuzhiyun 885*4882a593Smuzhiyun /* 886*4882a593Smuzhiyun * SPMR - System PLL Mode Register 887*4882a593Smuzhiyun */ 888*4882a593Smuzhiyun #define SPMR_LBIUCM 0x80000000 889*4882a593Smuzhiyun #define SPMR_LBIUCM_SHIFT 31 890*4882a593Smuzhiyun #define SPMR_DDRCM 0x40000000 891*4882a593Smuzhiyun #define SPMR_DDRCM_SHIFT 30 892*4882a593Smuzhiyun #define SPMR_SPMF 0x0F000000 893*4882a593Smuzhiyun #define SPMR_SPMF_SHIFT 24 894*4882a593Smuzhiyun #define SPMR_CKID 0x00800000 895*4882a593Smuzhiyun #define SPMR_CKID_SHIFT 23 896*4882a593Smuzhiyun #define SPMR_COREPLL 0x007F0000 897*4882a593Smuzhiyun #define SPMR_COREPLL_SHIFT 16 898*4882a593Smuzhiyun #define SPMR_CEVCOD 0x000000C0 899*4882a593Smuzhiyun #define SPMR_CEVCOD_SHIFT 6 900*4882a593Smuzhiyun #define SPMR_CEPDF 0x00000020 901*4882a593Smuzhiyun #define SPMR_CEPDF_SHIFT 5 902*4882a593Smuzhiyun #define SPMR_CEPMF 0x0000001F 903*4882a593Smuzhiyun #define SPMR_CEPMF_SHIFT 0 904*4882a593Smuzhiyun 905*4882a593Smuzhiyun /* 906*4882a593Smuzhiyun * OCCR - Output Clock Control Register 907*4882a593Smuzhiyun */ 908*4882a593Smuzhiyun #define OCCR_PCICOE0 0x80000000 909*4882a593Smuzhiyun #define OCCR_PCICOE1 0x40000000 910*4882a593Smuzhiyun #define OCCR_PCICOE2 0x20000000 911*4882a593Smuzhiyun #define OCCR_PCICOE3 0x10000000 912*4882a593Smuzhiyun #define OCCR_PCICOE4 0x08000000 913*4882a593Smuzhiyun #define OCCR_PCICOE5 0x04000000 914*4882a593Smuzhiyun #define OCCR_PCICOE6 0x02000000 915*4882a593Smuzhiyun #define OCCR_PCICOE7 0x01000000 916*4882a593Smuzhiyun #define OCCR_PCICD0 0x00800000 917*4882a593Smuzhiyun #define OCCR_PCICD1 0x00400000 918*4882a593Smuzhiyun #define OCCR_PCICD2 0x00200000 919*4882a593Smuzhiyun #define OCCR_PCICD3 0x00100000 920*4882a593Smuzhiyun #define OCCR_PCICD4 0x00080000 921*4882a593Smuzhiyun #define OCCR_PCICD5 0x00040000 922*4882a593Smuzhiyun #define OCCR_PCICD6 0x00020000 923*4882a593Smuzhiyun #define OCCR_PCICD7 0x00010000 924*4882a593Smuzhiyun #define OCCR_PCI1CR 0x00000002 925*4882a593Smuzhiyun #define OCCR_PCI2CR 0x00000001 926*4882a593Smuzhiyun #define OCCR_PCICR OCCR_PCI1CR 927*4882a593Smuzhiyun 928*4882a593Smuzhiyun /* 929*4882a593Smuzhiyun * SCCR - System Clock Control Register 930*4882a593Smuzhiyun */ 931*4882a593Smuzhiyun #define SCCR_ENCCM 0x03000000 932*4882a593Smuzhiyun #define SCCR_ENCCM_SHIFT 24 933*4882a593Smuzhiyun #define SCCR_ENCCM_0 0x00000000 934*4882a593Smuzhiyun #define SCCR_ENCCM_1 0x01000000 935*4882a593Smuzhiyun #define SCCR_ENCCM_2 0x02000000 936*4882a593Smuzhiyun #define SCCR_ENCCM_3 0x03000000 937*4882a593Smuzhiyun 938*4882a593Smuzhiyun #define SCCR_PCICM 0x00010000 939*4882a593Smuzhiyun #define SCCR_PCICM_SHIFT 16 940*4882a593Smuzhiyun 941*4882a593Smuzhiyun #if defined(CONFIG_MPC834x) 942*4882a593Smuzhiyun /* SCCR bits - MPC834x specific */ 943*4882a593Smuzhiyun #define SCCR_TSEC1CM 0xc0000000 944*4882a593Smuzhiyun #define SCCR_TSEC1CM_SHIFT 30 945*4882a593Smuzhiyun #define SCCR_TSEC1CM_0 0x00000000 946*4882a593Smuzhiyun #define SCCR_TSEC1CM_1 0x40000000 947*4882a593Smuzhiyun #define SCCR_TSEC1CM_2 0x80000000 948*4882a593Smuzhiyun #define SCCR_TSEC1CM_3 0xC0000000 949*4882a593Smuzhiyun 950*4882a593Smuzhiyun #define SCCR_TSEC2CM 0x30000000 951*4882a593Smuzhiyun #define SCCR_TSEC2CM_SHIFT 28 952*4882a593Smuzhiyun #define SCCR_TSEC2CM_0 0x00000000 953*4882a593Smuzhiyun #define SCCR_TSEC2CM_1 0x10000000 954*4882a593Smuzhiyun #define SCCR_TSEC2CM_2 0x20000000 955*4882a593Smuzhiyun #define SCCR_TSEC2CM_3 0x30000000 956*4882a593Smuzhiyun 957*4882a593Smuzhiyun /* The MPH must have the same clock ratio as DR, unless its clock disabled */ 958*4882a593Smuzhiyun #define SCCR_USBMPHCM 0x00c00000 959*4882a593Smuzhiyun #define SCCR_USBMPHCM_SHIFT 22 960*4882a593Smuzhiyun #define SCCR_USBDRCM 0x00300000 961*4882a593Smuzhiyun #define SCCR_USBDRCM_SHIFT 20 962*4882a593Smuzhiyun #define SCCR_USBCM 0x00f00000 963*4882a593Smuzhiyun #define SCCR_USBCM_SHIFT 20 964*4882a593Smuzhiyun #define SCCR_USBCM_0 0x00000000 965*4882a593Smuzhiyun #define SCCR_USBCM_1 0x00500000 966*4882a593Smuzhiyun #define SCCR_USBCM_2 0x00A00000 967*4882a593Smuzhiyun #define SCCR_USBCM_3 0x00F00000 968*4882a593Smuzhiyun 969*4882a593Smuzhiyun #elif defined(CONFIG_MPC8313) 970*4882a593Smuzhiyun /* TSEC1 bits are for TSEC2 as well */ 971*4882a593Smuzhiyun #define SCCR_TSEC1CM 0xc0000000 972*4882a593Smuzhiyun #define SCCR_TSEC1CM_SHIFT 30 973*4882a593Smuzhiyun #define SCCR_TSEC1CM_0 0x00000000 974*4882a593Smuzhiyun #define SCCR_TSEC1CM_1 0x40000000 975*4882a593Smuzhiyun #define SCCR_TSEC1CM_2 0x80000000 976*4882a593Smuzhiyun #define SCCR_TSEC1CM_3 0xC0000000 977*4882a593Smuzhiyun 978*4882a593Smuzhiyun #define SCCR_TSEC1ON 0x20000000 979*4882a593Smuzhiyun #define SCCR_TSEC1ON_SHIFT 29 980*4882a593Smuzhiyun #define SCCR_TSEC2ON 0x10000000 981*4882a593Smuzhiyun #define SCCR_TSEC2ON_SHIFT 28 982*4882a593Smuzhiyun 983*4882a593Smuzhiyun #define SCCR_USBDRCM 0x00300000 984*4882a593Smuzhiyun #define SCCR_USBDRCM_SHIFT 20 985*4882a593Smuzhiyun #define SCCR_USBDRCM_0 0x00000000 986*4882a593Smuzhiyun #define SCCR_USBDRCM_1 0x00100000 987*4882a593Smuzhiyun #define SCCR_USBDRCM_2 0x00200000 988*4882a593Smuzhiyun #define SCCR_USBDRCM_3 0x00300000 989*4882a593Smuzhiyun 990*4882a593Smuzhiyun #elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC8315) 991*4882a593Smuzhiyun /* SCCR bits - MPC8315/MPC8308 specific */ 992*4882a593Smuzhiyun #define SCCR_TSEC1CM 0xc0000000 993*4882a593Smuzhiyun #define SCCR_TSEC1CM_SHIFT 30 994*4882a593Smuzhiyun #define SCCR_TSEC1CM_0 0x00000000 995*4882a593Smuzhiyun #define SCCR_TSEC1CM_1 0x40000000 996*4882a593Smuzhiyun #define SCCR_TSEC1CM_2 0x80000000 997*4882a593Smuzhiyun #define SCCR_TSEC1CM_3 0xC0000000 998*4882a593Smuzhiyun 999*4882a593Smuzhiyun #define SCCR_TSEC2CM 0x30000000 1000*4882a593Smuzhiyun #define SCCR_TSEC2CM_SHIFT 28 1001*4882a593Smuzhiyun #define SCCR_TSEC2CM_0 0x00000000 1002*4882a593Smuzhiyun #define SCCR_TSEC2CM_1 0x10000000 1003*4882a593Smuzhiyun #define SCCR_TSEC2CM_2 0x20000000 1004*4882a593Smuzhiyun #define SCCR_TSEC2CM_3 0x30000000 1005*4882a593Smuzhiyun 1006*4882a593Smuzhiyun #define SCCR_SDHCCM 0x0c000000 1007*4882a593Smuzhiyun #define SCCR_SDHCCM_SHIFT 26 1008*4882a593Smuzhiyun #define SCCR_SDHCCM_0 0x00000000 1009*4882a593Smuzhiyun #define SCCR_SDHCCM_1 0x04000000 1010*4882a593Smuzhiyun #define SCCR_SDHCCM_2 0x08000000 1011*4882a593Smuzhiyun #define SCCR_SDHCCM_3 0x0c000000 1012*4882a593Smuzhiyun 1013*4882a593Smuzhiyun #define SCCR_USBDRCM 0x00c00000 1014*4882a593Smuzhiyun #define SCCR_USBDRCM_SHIFT 22 1015*4882a593Smuzhiyun #define SCCR_USBDRCM_0 0x00000000 1016*4882a593Smuzhiyun #define SCCR_USBDRCM_1 0x00400000 1017*4882a593Smuzhiyun #define SCCR_USBDRCM_2 0x00800000 1018*4882a593Smuzhiyun #define SCCR_USBDRCM_3 0x00c00000 1019*4882a593Smuzhiyun 1020*4882a593Smuzhiyun #define SCCR_SATA1CM 0x00003000 1021*4882a593Smuzhiyun #define SCCR_SATA1CM_SHIFT 12 1022*4882a593Smuzhiyun #define SCCR_SATACM 0x00003c00 1023*4882a593Smuzhiyun #define SCCR_SATACM_SHIFT 10 1024*4882a593Smuzhiyun #define SCCR_SATACM_0 0x00000000 1025*4882a593Smuzhiyun #define SCCR_SATACM_1 0x00001400 1026*4882a593Smuzhiyun #define SCCR_SATACM_2 0x00002800 1027*4882a593Smuzhiyun #define SCCR_SATACM_3 0x00003c00 1028*4882a593Smuzhiyun 1029*4882a593Smuzhiyun #define SCCR_TDMCM 0x00000030 1030*4882a593Smuzhiyun #define SCCR_TDMCM_SHIFT 4 1031*4882a593Smuzhiyun #define SCCR_TDMCM_0 0x00000000 1032*4882a593Smuzhiyun #define SCCR_TDMCM_1 0x00000010 1033*4882a593Smuzhiyun #define SCCR_TDMCM_2 0x00000020 1034*4882a593Smuzhiyun #define SCCR_TDMCM_3 0x00000030 1035*4882a593Smuzhiyun 1036*4882a593Smuzhiyun #elif defined(CONFIG_MPC837x) 1037*4882a593Smuzhiyun /* SCCR bits - MPC837x specific */ 1038*4882a593Smuzhiyun #define SCCR_TSEC1CM 0xc0000000 1039*4882a593Smuzhiyun #define SCCR_TSEC1CM_SHIFT 30 1040*4882a593Smuzhiyun #define SCCR_TSEC1CM_0 0x00000000 1041*4882a593Smuzhiyun #define SCCR_TSEC1CM_1 0x40000000 1042*4882a593Smuzhiyun #define SCCR_TSEC1CM_2 0x80000000 1043*4882a593Smuzhiyun #define SCCR_TSEC1CM_3 0xC0000000 1044*4882a593Smuzhiyun 1045*4882a593Smuzhiyun #define SCCR_TSEC2CM 0x30000000 1046*4882a593Smuzhiyun #define SCCR_TSEC2CM_SHIFT 28 1047*4882a593Smuzhiyun #define SCCR_TSEC2CM_0 0x00000000 1048*4882a593Smuzhiyun #define SCCR_TSEC2CM_1 0x10000000 1049*4882a593Smuzhiyun #define SCCR_TSEC2CM_2 0x20000000 1050*4882a593Smuzhiyun #define SCCR_TSEC2CM_3 0x30000000 1051*4882a593Smuzhiyun 1052*4882a593Smuzhiyun #define SCCR_SDHCCM 0x0c000000 1053*4882a593Smuzhiyun #define SCCR_SDHCCM_SHIFT 26 1054*4882a593Smuzhiyun #define SCCR_SDHCCM_0 0x00000000 1055*4882a593Smuzhiyun #define SCCR_SDHCCM_1 0x04000000 1056*4882a593Smuzhiyun #define SCCR_SDHCCM_2 0x08000000 1057*4882a593Smuzhiyun #define SCCR_SDHCCM_3 0x0c000000 1058*4882a593Smuzhiyun 1059*4882a593Smuzhiyun #define SCCR_USBDRCM 0x00c00000 1060*4882a593Smuzhiyun #define SCCR_USBDRCM_SHIFT 22 1061*4882a593Smuzhiyun #define SCCR_USBDRCM_0 0x00000000 1062*4882a593Smuzhiyun #define SCCR_USBDRCM_1 0x00400000 1063*4882a593Smuzhiyun #define SCCR_USBDRCM_2 0x00800000 1064*4882a593Smuzhiyun #define SCCR_USBDRCM_3 0x00c00000 1065*4882a593Smuzhiyun 1066*4882a593Smuzhiyun /* All of the four SATA controllers must have the same clock ratio */ 1067*4882a593Smuzhiyun #define SCCR_SATA1CM 0x000000c0 1068*4882a593Smuzhiyun #define SCCR_SATA1CM_SHIFT 6 1069*4882a593Smuzhiyun #define SCCR_SATACM 0x000000ff 1070*4882a593Smuzhiyun #define SCCR_SATACM_SHIFT 0 1071*4882a593Smuzhiyun #define SCCR_SATACM_0 0x00000000 1072*4882a593Smuzhiyun #define SCCR_SATACM_1 0x00000055 1073*4882a593Smuzhiyun #define SCCR_SATACM_2 0x000000aa 1074*4882a593Smuzhiyun #define SCCR_SATACM_3 0x000000ff 1075*4882a593Smuzhiyun #elif defined(CONFIG_MPC8309) 1076*4882a593Smuzhiyun /* SCCR bits - MPC8309 specific */ 1077*4882a593Smuzhiyun #define SCCR_SDHCCM 0x0c000000 1078*4882a593Smuzhiyun #define SCCR_SDHCCM_SHIFT 26 1079*4882a593Smuzhiyun #define SCCR_SDHCCM_0 0x00000000 1080*4882a593Smuzhiyun #define SCCR_SDHCCM_1 0x04000000 1081*4882a593Smuzhiyun #define SCCR_SDHCCM_2 0x08000000 1082*4882a593Smuzhiyun #define SCCR_SDHCCM_3 0x0c000000 1083*4882a593Smuzhiyun 1084*4882a593Smuzhiyun #define SCCR_USBDRCM 0x00c00000 1085*4882a593Smuzhiyun #define SCCR_USBDRCM_SHIFT 22 1086*4882a593Smuzhiyun #define SCCR_USBDRCM_0 0x00000000 1087*4882a593Smuzhiyun #define SCCR_USBDRCM_1 0x00400000 1088*4882a593Smuzhiyun #define SCCR_USBDRCM_2 0x00800000 1089*4882a593Smuzhiyun #define SCCR_USBDRCM_3 0x00c00000 1090*4882a593Smuzhiyun #endif 1091*4882a593Smuzhiyun 1092*4882a593Smuzhiyun #define SCCR_PCIEXP1CM 0x00300000 1093*4882a593Smuzhiyun #define SCCR_PCIEXP1CM_SHIFT 20 1094*4882a593Smuzhiyun #define SCCR_PCIEXP1CM_0 0x00000000 1095*4882a593Smuzhiyun #define SCCR_PCIEXP1CM_1 0x00100000 1096*4882a593Smuzhiyun #define SCCR_PCIEXP1CM_2 0x00200000 1097*4882a593Smuzhiyun #define SCCR_PCIEXP1CM_3 0x00300000 1098*4882a593Smuzhiyun 1099*4882a593Smuzhiyun #define SCCR_PCIEXP2CM 0x000c0000 1100*4882a593Smuzhiyun #define SCCR_PCIEXP2CM_SHIFT 18 1101*4882a593Smuzhiyun #define SCCR_PCIEXP2CM_0 0x00000000 1102*4882a593Smuzhiyun #define SCCR_PCIEXP2CM_1 0x00040000 1103*4882a593Smuzhiyun #define SCCR_PCIEXP2CM_2 0x00080000 1104*4882a593Smuzhiyun #define SCCR_PCIEXP2CM_3 0x000c0000 1105*4882a593Smuzhiyun 1106*4882a593Smuzhiyun /* 1107*4882a593Smuzhiyun * CSn_BDNS - Chip Select memory Bounds Register 1108*4882a593Smuzhiyun */ 1109*4882a593Smuzhiyun #define CSBNDS_SA 0x00FF0000 1110*4882a593Smuzhiyun #define CSBNDS_SA_SHIFT 8 1111*4882a593Smuzhiyun #define CSBNDS_EA 0x000000FF 1112*4882a593Smuzhiyun #define CSBNDS_EA_SHIFT 24 1113*4882a593Smuzhiyun 1114*4882a593Smuzhiyun /* 1115*4882a593Smuzhiyun * CSn_CONFIG - Chip Select Configuration Register 1116*4882a593Smuzhiyun */ 1117*4882a593Smuzhiyun #define CSCONFIG_EN 0x80000000 1118*4882a593Smuzhiyun #define CSCONFIG_AP 0x00800000 1119*4882a593Smuzhiyun #if defined(CONFIG_MPC830x) || defined(CONFIG_MPC831x) 1120*4882a593Smuzhiyun #define CSCONFIG_ODT_RD_NEVER 0x00000000 1121*4882a593Smuzhiyun #define CSCONFIG_ODT_RD_ONLY_CURRENT 0x00100000 1122*4882a593Smuzhiyun #define CSCONFIG_ODT_RD_ONLY_OTHER_CS 0x00200000 1123*4882a593Smuzhiyun #define CSCONFIG_ODT_RD_ALL 0x00400000 1124*4882a593Smuzhiyun #define CSCONFIG_ODT_WR_NEVER 0x00000000 1125*4882a593Smuzhiyun #define CSCONFIG_ODT_WR_ONLY_CURRENT 0x00010000 1126*4882a593Smuzhiyun #define CSCONFIG_ODT_WR_ONLY_OTHER_CS 0x00020000 1127*4882a593Smuzhiyun #define CSCONFIG_ODT_WR_ALL 0x00040000 1128*4882a593Smuzhiyun #elif defined(CONFIG_MPC832x) 1129*4882a593Smuzhiyun #define CSCONFIG_ODT_RD_CFG 0x00400000 1130*4882a593Smuzhiyun #define CSCONFIG_ODT_WR_CFG 0x00040000 1131*4882a593Smuzhiyun #elif defined(CONFIG_MPC8360) || defined(CONFIG_MPC837x) 1132*4882a593Smuzhiyun #define CSCONFIG_ODT_RD_NEVER 0x00000000 1133*4882a593Smuzhiyun #define CSCONFIG_ODT_RD_ONLY_CURRENT 0x00100000 1134*4882a593Smuzhiyun #define CSCONFIG_ODT_RD_ONLY_OTHER_CS 0x00200000 1135*4882a593Smuzhiyun #define CSCONFIG_ODT_RD_ONLY_OTHER_DIMM 0x00300000 1136*4882a593Smuzhiyun #define CSCONFIG_ODT_RD_ALL 0x00400000 1137*4882a593Smuzhiyun #define CSCONFIG_ODT_WR_NEVER 0x00000000 1138*4882a593Smuzhiyun #define CSCONFIG_ODT_WR_ONLY_CURRENT 0x00010000 1139*4882a593Smuzhiyun #define CSCONFIG_ODT_WR_ONLY_OTHER_CS 0x00020000 1140*4882a593Smuzhiyun #define CSCONFIG_ODT_WR_ONLY_OTHER_DIMM 0x00030000 1141*4882a593Smuzhiyun #define CSCONFIG_ODT_WR_ALL 0x00040000 1142*4882a593Smuzhiyun #endif 1143*4882a593Smuzhiyun #define CSCONFIG_BANK_BIT_3 0x00004000 1144*4882a593Smuzhiyun #define CSCONFIG_ROW_BIT 0x00000700 1145*4882a593Smuzhiyun #define CSCONFIG_ROW_BIT_12 0x00000000 1146*4882a593Smuzhiyun #define CSCONFIG_ROW_BIT_13 0x00000100 1147*4882a593Smuzhiyun #define CSCONFIG_ROW_BIT_14 0x00000200 1148*4882a593Smuzhiyun #define CSCONFIG_COL_BIT 0x00000007 1149*4882a593Smuzhiyun #define CSCONFIG_COL_BIT_8 0x00000000 1150*4882a593Smuzhiyun #define CSCONFIG_COL_BIT_9 0x00000001 1151*4882a593Smuzhiyun #define CSCONFIG_COL_BIT_10 0x00000002 1152*4882a593Smuzhiyun #define CSCONFIG_COL_BIT_11 0x00000003 1153*4882a593Smuzhiyun 1154*4882a593Smuzhiyun /* 1155*4882a593Smuzhiyun * TIMING_CFG_0 - DDR SDRAM Timing Configuration 0 1156*4882a593Smuzhiyun */ 1157*4882a593Smuzhiyun #define TIMING_CFG0_RWT 0xC0000000 1158*4882a593Smuzhiyun #define TIMING_CFG0_RWT_SHIFT 30 1159*4882a593Smuzhiyun #define TIMING_CFG0_WRT 0x30000000 1160*4882a593Smuzhiyun #define TIMING_CFG0_WRT_SHIFT 28 1161*4882a593Smuzhiyun #define TIMING_CFG0_RRT 0x0C000000 1162*4882a593Smuzhiyun #define TIMING_CFG0_RRT_SHIFT 26 1163*4882a593Smuzhiyun #define TIMING_CFG0_WWT 0x03000000 1164*4882a593Smuzhiyun #define TIMING_CFG0_WWT_SHIFT 24 1165*4882a593Smuzhiyun #define TIMING_CFG0_ACT_PD_EXIT 0x00700000 1166*4882a593Smuzhiyun #define TIMING_CFG0_ACT_PD_EXIT_SHIFT 20 1167*4882a593Smuzhiyun #define TIMING_CFG0_PRE_PD_EXIT 0x00070000 1168*4882a593Smuzhiyun #define TIMING_CFG0_PRE_PD_EXIT_SHIFT 16 1169*4882a593Smuzhiyun #define TIMING_CFG0_ODT_PD_EXIT 0x00000F00 1170*4882a593Smuzhiyun #define TIMING_CFG0_ODT_PD_EXIT_SHIFT 8 1171*4882a593Smuzhiyun #define TIMING_CFG0_MRS_CYC 0x0000000F 1172*4882a593Smuzhiyun #define TIMING_CFG0_MRS_CYC_SHIFT 0 1173*4882a593Smuzhiyun 1174*4882a593Smuzhiyun /* 1175*4882a593Smuzhiyun * TIMING_CFG_1 - DDR SDRAM Timing Configuration 1 1176*4882a593Smuzhiyun */ 1177*4882a593Smuzhiyun #define TIMING_CFG1_PRETOACT 0x70000000 1178*4882a593Smuzhiyun #define TIMING_CFG1_PRETOACT_SHIFT 28 1179*4882a593Smuzhiyun #define TIMING_CFG1_ACTTOPRE 0x0F000000 1180*4882a593Smuzhiyun #define TIMING_CFG1_ACTTOPRE_SHIFT 24 1181*4882a593Smuzhiyun #define TIMING_CFG1_ACTTORW 0x00700000 1182*4882a593Smuzhiyun #define TIMING_CFG1_ACTTORW_SHIFT 20 1183*4882a593Smuzhiyun #define TIMING_CFG1_CASLAT 0x00070000 1184*4882a593Smuzhiyun #define TIMING_CFG1_CASLAT_SHIFT 16 1185*4882a593Smuzhiyun #define TIMING_CFG1_REFREC 0x0000F000 1186*4882a593Smuzhiyun #define TIMING_CFG1_REFREC_SHIFT 12 1187*4882a593Smuzhiyun #define TIMING_CFG1_WRREC 0x00000700 1188*4882a593Smuzhiyun #define TIMING_CFG1_WRREC_SHIFT 8 1189*4882a593Smuzhiyun #define TIMING_CFG1_ACTTOACT 0x00000070 1190*4882a593Smuzhiyun #define TIMING_CFG1_ACTTOACT_SHIFT 4 1191*4882a593Smuzhiyun #define TIMING_CFG1_WRTORD 0x00000007 1192*4882a593Smuzhiyun #define TIMING_CFG1_WRTORD_SHIFT 0 1193*4882a593Smuzhiyun #define TIMING_CFG1_CASLAT_20 0x00030000 /* CAS latency = 2.0 */ 1194*4882a593Smuzhiyun #define TIMING_CFG1_CASLAT_25 0x00040000 /* CAS latency = 2.5 */ 1195*4882a593Smuzhiyun #define TIMING_CFG1_CASLAT_30 0x00050000 /* CAS latency = 3.0 */ 1196*4882a593Smuzhiyun #define TIMING_CFG1_CASLAT_35 0x00060000 /* CAS latency = 3.5 */ 1197*4882a593Smuzhiyun #define TIMING_CFG1_CASLAT_40 0x00070000 /* CAS latency = 4.0 */ 1198*4882a593Smuzhiyun #define TIMING_CFG1_CASLAT_45 0x00080000 /* CAS latency = 4.5 */ 1199*4882a593Smuzhiyun #define TIMING_CFG1_CASLAT_50 0x00090000 /* CAS latency = 5.0 */ 1200*4882a593Smuzhiyun 1201*4882a593Smuzhiyun /* 1202*4882a593Smuzhiyun * TIMING_CFG_2 - DDR SDRAM Timing Configuration 2 1203*4882a593Smuzhiyun */ 1204*4882a593Smuzhiyun #define TIMING_CFG2_CPO 0x0F800000 1205*4882a593Smuzhiyun #define TIMING_CFG2_CPO_SHIFT 23 1206*4882a593Smuzhiyun #define TIMING_CFG2_ACSM 0x00080000 1207*4882a593Smuzhiyun #define TIMING_CFG2_WR_DATA_DELAY 0x00001C00 1208*4882a593Smuzhiyun #define TIMING_CFG2_WR_DATA_DELAY_SHIFT 10 1209*4882a593Smuzhiyun /* default (= CASLAT + 1) */ 1210*4882a593Smuzhiyun #define TIMING_CFG2_CPO_DEF 0x00000000 1211*4882a593Smuzhiyun 1212*4882a593Smuzhiyun #define TIMING_CFG2_ADD_LAT 0x70000000 1213*4882a593Smuzhiyun #define TIMING_CFG2_ADD_LAT_SHIFT 28 1214*4882a593Smuzhiyun #define TIMING_CFG2_WR_LAT_DELAY 0x00380000 1215*4882a593Smuzhiyun #define TIMING_CFG2_WR_LAT_DELAY_SHIFT 19 1216*4882a593Smuzhiyun #define TIMING_CFG2_RD_TO_PRE 0x0000E000 1217*4882a593Smuzhiyun #define TIMING_CFG2_RD_TO_PRE_SHIFT 13 1218*4882a593Smuzhiyun #define TIMING_CFG2_CKE_PLS 0x000001C0 1219*4882a593Smuzhiyun #define TIMING_CFG2_CKE_PLS_SHIFT 6 1220*4882a593Smuzhiyun #define TIMING_CFG2_FOUR_ACT 0x0000003F 1221*4882a593Smuzhiyun #define TIMING_CFG2_FOUR_ACT_SHIFT 0 1222*4882a593Smuzhiyun 1223*4882a593Smuzhiyun /* 1224*4882a593Smuzhiyun * TIMING_CFG_3 - DDR SDRAM Timing Configuration 3 1225*4882a593Smuzhiyun */ 1226*4882a593Smuzhiyun #define TIMING_CFG3_EXT_REFREC 0x00070000 1227*4882a593Smuzhiyun #define TIMING_CFG3_EXT_REFREC_SHIFT 16 1228*4882a593Smuzhiyun 1229*4882a593Smuzhiyun /* 1230*4882a593Smuzhiyun * DDR_SDRAM_CFG - DDR SDRAM Control Configuration 1231*4882a593Smuzhiyun */ 1232*4882a593Smuzhiyun #define SDRAM_CFG_MEM_EN 0x80000000 1233*4882a593Smuzhiyun #define SDRAM_CFG_SREN 0x40000000 1234*4882a593Smuzhiyun #define SDRAM_CFG_ECC_EN 0x20000000 1235*4882a593Smuzhiyun #define SDRAM_CFG_RD_EN 0x10000000 1236*4882a593Smuzhiyun #define SDRAM_CFG_SDRAM_TYPE_DDR1 0x02000000 1237*4882a593Smuzhiyun #define SDRAM_CFG_SDRAM_TYPE_DDR2 0x03000000 1238*4882a593Smuzhiyun #define SDRAM_CFG_SDRAM_TYPE_MASK 0x07000000 1239*4882a593Smuzhiyun #define SDRAM_CFG_SDRAM_TYPE_SHIFT 24 1240*4882a593Smuzhiyun #define SDRAM_CFG_DYN_PWR 0x00200000 1241*4882a593Smuzhiyun #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) 1242*4882a593Smuzhiyun #define SDRAM_CFG_DBW_MASK 0x00180000 1243*4882a593Smuzhiyun #define SDRAM_CFG_DBW_16 0x00100000 1244*4882a593Smuzhiyun #define SDRAM_CFG_DBW_32 0x00080000 1245*4882a593Smuzhiyun #else 1246*4882a593Smuzhiyun #define SDRAM_CFG_32_BE 0x00080000 1247*4882a593Smuzhiyun #endif 1248*4882a593Smuzhiyun #if !defined(CONFIG_MPC8308) 1249*4882a593Smuzhiyun #define SDRAM_CFG_8_BE 0x00040000 1250*4882a593Smuzhiyun #endif 1251*4882a593Smuzhiyun #define SDRAM_CFG_NCAP 0x00020000 1252*4882a593Smuzhiyun #define SDRAM_CFG_2T_EN 0x00008000 1253*4882a593Smuzhiyun #define SDRAM_CFG_HSE 0x00000008 1254*4882a593Smuzhiyun #define SDRAM_CFG_BI 0x00000001 1255*4882a593Smuzhiyun 1256*4882a593Smuzhiyun /* 1257*4882a593Smuzhiyun * DDR_SDRAM_MODE - DDR SDRAM Mode Register 1258*4882a593Smuzhiyun */ 1259*4882a593Smuzhiyun #define SDRAM_MODE_ESD 0xFFFF0000 1260*4882a593Smuzhiyun #define SDRAM_MODE_ESD_SHIFT 16 1261*4882a593Smuzhiyun #define SDRAM_MODE_SD 0x0000FFFF 1262*4882a593Smuzhiyun #define SDRAM_MODE_SD_SHIFT 0 1263*4882a593Smuzhiyun /* select extended mode reg */ 1264*4882a593Smuzhiyun #define DDR_MODE_EXT_MODEREG 0x4000 1265*4882a593Smuzhiyun /* operating mode, mask */ 1266*4882a593Smuzhiyun #define DDR_MODE_EXT_OPMODE 0x3FF8 1267*4882a593Smuzhiyun #define DDR_MODE_EXT_OP_NORMAL 0x0000 /* normal operation */ 1268*4882a593Smuzhiyun /* QFC / compatibility, mask */ 1269*4882a593Smuzhiyun #define DDR_MODE_QFC 0x0004 1270*4882a593Smuzhiyun /* compatible to older SDRAMs */ 1271*4882a593Smuzhiyun #define DDR_MODE_QFC_COMP 0x0000 1272*4882a593Smuzhiyun /* weak drivers */ 1273*4882a593Smuzhiyun #define DDR_MODE_WEAK 0x0002 1274*4882a593Smuzhiyun /* disable DLL */ 1275*4882a593Smuzhiyun #define DDR_MODE_DLL_DIS 0x0001 1276*4882a593Smuzhiyun /* CAS latency, mask */ 1277*4882a593Smuzhiyun #define DDR_MODE_CASLAT 0x0070 1278*4882a593Smuzhiyun #define DDR_MODE_CASLAT_15 0x0010 /* CAS latency 1.5 */ 1279*4882a593Smuzhiyun #define DDR_MODE_CASLAT_20 0x0020 /* CAS latency 2 */ 1280*4882a593Smuzhiyun #define DDR_MODE_CASLAT_25 0x0060 /* CAS latency 2.5 */ 1281*4882a593Smuzhiyun #define DDR_MODE_CASLAT_30 0x0030 /* CAS latency 3 */ 1282*4882a593Smuzhiyun /* sequential burst */ 1283*4882a593Smuzhiyun #define DDR_MODE_BTYPE_SEQ 0x0000 1284*4882a593Smuzhiyun /* interleaved burst */ 1285*4882a593Smuzhiyun #define DDR_MODE_BTYPE_ILVD 0x0008 1286*4882a593Smuzhiyun #define DDR_MODE_BLEN_2 0x0001 /* burst length 2 */ 1287*4882a593Smuzhiyun #define DDR_MODE_BLEN_4 0x0002 /* burst length 4 */ 1288*4882a593Smuzhiyun /* exact value for 7.8125us */ 1289*4882a593Smuzhiyun #define DDR_REFINT_166MHZ_7US 1302 1290*4882a593Smuzhiyun /* use 256 cycles as a starting point */ 1291*4882a593Smuzhiyun #define DDR_BSTOPRE 256 1292*4882a593Smuzhiyun /* select mode register */ 1293*4882a593Smuzhiyun #define DDR_MODE_MODEREG 0x0000 1294*4882a593Smuzhiyun 1295*4882a593Smuzhiyun /* 1296*4882a593Smuzhiyun * DDR_SDRAM_INTERVAL - DDR SDRAM Interval Register 1297*4882a593Smuzhiyun */ 1298*4882a593Smuzhiyun #define SDRAM_INTERVAL_REFINT 0x3FFF0000 1299*4882a593Smuzhiyun #define SDRAM_INTERVAL_REFINT_SHIFT 16 1300*4882a593Smuzhiyun #define SDRAM_INTERVAL_BSTOPRE_SHIFT 0 1301*4882a593Smuzhiyun 1302*4882a593Smuzhiyun /* 1303*4882a593Smuzhiyun * DDR_SDRAM_CLK_CNTL - DDR SDRAM Clock Control Register 1304*4882a593Smuzhiyun */ 1305*4882a593Smuzhiyun #define DDR_SDRAM_CLK_CNTL_SS_EN 0x80000000 1306*4882a593Smuzhiyun #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_025 0x01000000 1307*4882a593Smuzhiyun #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 0x02000000 1308*4882a593Smuzhiyun #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075 0x03000000 1309*4882a593Smuzhiyun #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_1 0x04000000 1310*4882a593Smuzhiyun 1311*4882a593Smuzhiyun /* 1312*4882a593Smuzhiyun * ECC_ERR_INJECT - Memory data path error injection mask ECC 1313*4882a593Smuzhiyun */ 1314*4882a593Smuzhiyun /* ECC Mirror Byte */ 1315*4882a593Smuzhiyun #define ECC_ERR_INJECT_EMB (0x80000000 >> 22) 1316*4882a593Smuzhiyun /* Error Injection Enable */ 1317*4882a593Smuzhiyun #define ECC_ERR_INJECT_EIEN (0x80000000 >> 23) 1318*4882a593Smuzhiyun /* ECC Erroe Injection Enable */ 1319*4882a593Smuzhiyun #define ECC_ERR_INJECT_EEIM (0xff000000 >> 24) 1320*4882a593Smuzhiyun #define ECC_ERR_INJECT_EEIM_SHIFT 0 1321*4882a593Smuzhiyun 1322*4882a593Smuzhiyun /* 1323*4882a593Smuzhiyun * CAPTURE_ECC - Memory data path read capture ECC 1324*4882a593Smuzhiyun */ 1325*4882a593Smuzhiyun #define CAPTURE_ECC_ECE (0xff000000 >> 24) 1326*4882a593Smuzhiyun #define CAPTURE_ECC_ECE_SHIFT 0 1327*4882a593Smuzhiyun 1328*4882a593Smuzhiyun /* 1329*4882a593Smuzhiyun * ERR_DETECT - Memory error detect 1330*4882a593Smuzhiyun */ 1331*4882a593Smuzhiyun /* Multiple Memory Errors */ 1332*4882a593Smuzhiyun #define ECC_ERROR_DETECT_MME (0x80000000 >> 0) 1333*4882a593Smuzhiyun /* Multiple-Bit Error */ 1334*4882a593Smuzhiyun #define ECC_ERROR_DETECT_MBE (0x80000000 >> 28) 1335*4882a593Smuzhiyun /* Single-Bit ECC Error Pickup */ 1336*4882a593Smuzhiyun #define ECC_ERROR_DETECT_SBE (0x80000000 >> 29) 1337*4882a593Smuzhiyun /* Memory Select Error */ 1338*4882a593Smuzhiyun #define ECC_ERROR_DETECT_MSE (0x80000000 >> 31) 1339*4882a593Smuzhiyun 1340*4882a593Smuzhiyun /* 1341*4882a593Smuzhiyun * ERR_DISABLE - Memory error disable 1342*4882a593Smuzhiyun */ 1343*4882a593Smuzhiyun /* Multiple-Bit ECC Error Disable */ 1344*4882a593Smuzhiyun #define ECC_ERROR_DISABLE_MBED (0x80000000 >> 28) 1345*4882a593Smuzhiyun /* Sinle-Bit ECC Error disable */ 1346*4882a593Smuzhiyun #define ECC_ERROR_DISABLE_SBED (0x80000000 >> 29) 1347*4882a593Smuzhiyun /* Memory Select Error Disable */ 1348*4882a593Smuzhiyun #define ECC_ERROR_DISABLE_MSED (0x80000000 >> 31) 1349*4882a593Smuzhiyun #define ECC_ERROR_ENABLE (~(ECC_ERROR_DISABLE_MSED | \ 1350*4882a593Smuzhiyun ECC_ERROR_DISABLE_SBED | \ 1351*4882a593Smuzhiyun ECC_ERROR_DISABLE_MBED)) 1352*4882a593Smuzhiyun 1353*4882a593Smuzhiyun /* 1354*4882a593Smuzhiyun * ERR_INT_EN - Memory error interrupt enable 1355*4882a593Smuzhiyun */ 1356*4882a593Smuzhiyun /* Multiple-Bit ECC Error Interrupt Enable */ 1357*4882a593Smuzhiyun #define ECC_ERR_INT_EN_MBEE (0x80000000 >> 28) 1358*4882a593Smuzhiyun /* Single-Bit ECC Error Interrupt Enable */ 1359*4882a593Smuzhiyun #define ECC_ERR_INT_EN_SBEE (0x80000000 >> 29) 1360*4882a593Smuzhiyun /* Memory Select Error Interrupt Enable */ 1361*4882a593Smuzhiyun #define ECC_ERR_INT_EN_MSEE (0x80000000 >> 31) 1362*4882a593Smuzhiyun #define ECC_ERR_INT_DISABLE (~(ECC_ERR_INT_EN_MBEE | \ 1363*4882a593Smuzhiyun ECC_ERR_INT_EN_SBEE | \ 1364*4882a593Smuzhiyun ECC_ERR_INT_EN_MSEE)) 1365*4882a593Smuzhiyun 1366*4882a593Smuzhiyun /* 1367*4882a593Smuzhiyun * CAPTURE_ATTRIBUTES - Memory error attributes capture 1368*4882a593Smuzhiyun */ 1369*4882a593Smuzhiyun /* Data Beat Num */ 1370*4882a593Smuzhiyun #define ECC_CAPT_ATTR_BNUM (0xe0000000 >> 1) 1371*4882a593Smuzhiyun #define ECC_CAPT_ATTR_BNUM_SHIFT 28 1372*4882a593Smuzhiyun /* Transaction Size */ 1373*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TSIZ (0xc0000000 >> 6) 1374*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TSIZ_FOUR_DW 0 1375*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TSIZ_ONE_DW 1 1376*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TSIZ_TWO_DW 2 1377*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TSIZ_THREE_DW 3 1378*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TSIZ_SHIFT 24 1379*4882a593Smuzhiyun /* Transaction Source */ 1380*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TSRC (0xf8000000 >> 11) 1381*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TSRC_E300_CORE_DT 0x0 1382*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TSRC_E300_CORE_IF 0x2 1383*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TSRC_TSEC1 0x4 1384*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TSRC_TSEC2 0x5 1385*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TSRC_USB (0x06|0x07) 1386*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TSRC_ENCRYPT 0x8 1387*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TSRC_I2C 0x9 1388*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TSRC_JTAG 0xA 1389*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TSRC_PCI1 0xD 1390*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TSRC_PCI2 0xE 1391*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TSRC_DMA 0xF 1392*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TSRC_SHIFT 16 1393*4882a593Smuzhiyun /* Transaction Type */ 1394*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TTYP (0xe0000000 >> 18) 1395*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TTYP_WRITE 0x1 1396*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TTYP_READ 0x2 1397*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TTYP_R_M_W 0x3 1398*4882a593Smuzhiyun #define ECC_CAPT_ATTR_TTYP_SHIFT 12 1399*4882a593Smuzhiyun #define ECC_CAPT_ATTR_VLD (0x80000000 >> 31) /* Valid */ 1400*4882a593Smuzhiyun 1401*4882a593Smuzhiyun /* 1402*4882a593Smuzhiyun * ERR_SBE - Single bit ECC memory error management 1403*4882a593Smuzhiyun */ 1404*4882a593Smuzhiyun /* Single-Bit Error Threshold 0..255 */ 1405*4882a593Smuzhiyun #define ECC_ERROR_MAN_SBET (0xff000000 >> 8) 1406*4882a593Smuzhiyun #define ECC_ERROR_MAN_SBET_SHIFT 16 1407*4882a593Smuzhiyun /* Single Bit Error Counter 0..255 */ 1408*4882a593Smuzhiyun #define ECC_ERROR_MAN_SBEC (0xff000000 >> 24) 1409*4882a593Smuzhiyun #define ECC_ERROR_MAN_SBEC_SHIFT 0 1410*4882a593Smuzhiyun 1411*4882a593Smuzhiyun /* 1412*4882a593Smuzhiyun * CONFIG_ADDRESS - PCI Config Address Register 1413*4882a593Smuzhiyun */ 1414*4882a593Smuzhiyun #define PCI_CONFIG_ADDRESS_EN 0x80000000 1415*4882a593Smuzhiyun #define PCI_CONFIG_ADDRESS_BN_SHIFT 16 1416*4882a593Smuzhiyun #define PCI_CONFIG_ADDRESS_BN_MASK 0x00ff0000 1417*4882a593Smuzhiyun #define PCI_CONFIG_ADDRESS_DN_SHIFT 11 1418*4882a593Smuzhiyun #define PCI_CONFIG_ADDRESS_DN_MASK 0x0000f800 1419*4882a593Smuzhiyun #define PCI_CONFIG_ADDRESS_FN_SHIFT 8 1420*4882a593Smuzhiyun #define PCI_CONFIG_ADDRESS_FN_MASK 0x00000700 1421*4882a593Smuzhiyun #define PCI_CONFIG_ADDRESS_RN_SHIFT 0 1422*4882a593Smuzhiyun #define PCI_CONFIG_ADDRESS_RN_MASK 0x000000fc 1423*4882a593Smuzhiyun 1424*4882a593Smuzhiyun /* 1425*4882a593Smuzhiyun * POTAR - PCI Outbound Translation Address Register 1426*4882a593Smuzhiyun */ 1427*4882a593Smuzhiyun #define POTAR_TA_MASK 0x000fffff 1428*4882a593Smuzhiyun 1429*4882a593Smuzhiyun /* 1430*4882a593Smuzhiyun * POBAR - PCI Outbound Base Address Register 1431*4882a593Smuzhiyun */ 1432*4882a593Smuzhiyun #define POBAR_BA_MASK 0x000fffff 1433*4882a593Smuzhiyun 1434*4882a593Smuzhiyun /* 1435*4882a593Smuzhiyun * POCMR - PCI Outbound Comparision Mask Register 1436*4882a593Smuzhiyun */ 1437*4882a593Smuzhiyun #define POCMR_EN 0x80000000 1438*4882a593Smuzhiyun /* 0-memory space 1-I/O space */ 1439*4882a593Smuzhiyun #define POCMR_IO 0x40000000 1440*4882a593Smuzhiyun #define POCMR_SE 0x20000000 /* streaming enable */ 1441*4882a593Smuzhiyun #define POCMR_DST 0x10000000 /* 0-PCI1 1-PCI2 */ 1442*4882a593Smuzhiyun #define POCMR_CM_MASK 0x000fffff 1443*4882a593Smuzhiyun #define POCMR_CM_4G 0x00000000 1444*4882a593Smuzhiyun #define POCMR_CM_2G 0x00080000 1445*4882a593Smuzhiyun #define POCMR_CM_1G 0x000C0000 1446*4882a593Smuzhiyun #define POCMR_CM_512M 0x000E0000 1447*4882a593Smuzhiyun #define POCMR_CM_256M 0x000F0000 1448*4882a593Smuzhiyun #define POCMR_CM_128M 0x000F8000 1449*4882a593Smuzhiyun #define POCMR_CM_64M 0x000FC000 1450*4882a593Smuzhiyun #define POCMR_CM_32M 0x000FE000 1451*4882a593Smuzhiyun #define POCMR_CM_16M 0x000FF000 1452*4882a593Smuzhiyun #define POCMR_CM_8M 0x000FF800 1453*4882a593Smuzhiyun #define POCMR_CM_4M 0x000FFC00 1454*4882a593Smuzhiyun #define POCMR_CM_2M 0x000FFE00 1455*4882a593Smuzhiyun #define POCMR_CM_1M 0x000FFF00 1456*4882a593Smuzhiyun #define POCMR_CM_512K 0x000FFF80 1457*4882a593Smuzhiyun #define POCMR_CM_256K 0x000FFFC0 1458*4882a593Smuzhiyun #define POCMR_CM_128K 0x000FFFE0 1459*4882a593Smuzhiyun #define POCMR_CM_64K 0x000FFFF0 1460*4882a593Smuzhiyun #define POCMR_CM_32K 0x000FFFF8 1461*4882a593Smuzhiyun #define POCMR_CM_16K 0x000FFFFC 1462*4882a593Smuzhiyun #define POCMR_CM_8K 0x000FFFFE 1463*4882a593Smuzhiyun #define POCMR_CM_4K 0x000FFFFF 1464*4882a593Smuzhiyun 1465*4882a593Smuzhiyun /* 1466*4882a593Smuzhiyun * PITAR - PCI Inbound Translation Address Register 1467*4882a593Smuzhiyun */ 1468*4882a593Smuzhiyun #define PITAR_TA_MASK 0x000fffff 1469*4882a593Smuzhiyun 1470*4882a593Smuzhiyun /* 1471*4882a593Smuzhiyun * PIBAR - PCI Inbound Base/Extended Address Register 1472*4882a593Smuzhiyun */ 1473*4882a593Smuzhiyun #define PIBAR_MASK 0xffffffff 1474*4882a593Smuzhiyun #define PIEBAR_EBA_MASK 0x000fffff 1475*4882a593Smuzhiyun 1476*4882a593Smuzhiyun /* 1477*4882a593Smuzhiyun * PIWAR - PCI Inbound Windows Attributes Register 1478*4882a593Smuzhiyun */ 1479*4882a593Smuzhiyun #define PIWAR_EN 0x80000000 1480*4882a593Smuzhiyun #define PIWAR_PF 0x20000000 1481*4882a593Smuzhiyun #define PIWAR_RTT_MASK 0x000f0000 1482*4882a593Smuzhiyun #define PIWAR_RTT_NO_SNOOP 0x00040000 1483*4882a593Smuzhiyun #define PIWAR_RTT_SNOOP 0x00050000 1484*4882a593Smuzhiyun #define PIWAR_WTT_MASK 0x0000f000 1485*4882a593Smuzhiyun #define PIWAR_WTT_NO_SNOOP 0x00004000 1486*4882a593Smuzhiyun #define PIWAR_WTT_SNOOP 0x00005000 1487*4882a593Smuzhiyun #define PIWAR_IWS_MASK 0x0000003F 1488*4882a593Smuzhiyun #define PIWAR_IWS_4K 0x0000000B 1489*4882a593Smuzhiyun #define PIWAR_IWS_8K 0x0000000C 1490*4882a593Smuzhiyun #define PIWAR_IWS_16K 0x0000000D 1491*4882a593Smuzhiyun #define PIWAR_IWS_32K 0x0000000E 1492*4882a593Smuzhiyun #define PIWAR_IWS_64K 0x0000000F 1493*4882a593Smuzhiyun #define PIWAR_IWS_128K 0x00000010 1494*4882a593Smuzhiyun #define PIWAR_IWS_256K 0x00000011 1495*4882a593Smuzhiyun #define PIWAR_IWS_512K 0x00000012 1496*4882a593Smuzhiyun #define PIWAR_IWS_1M 0x00000013 1497*4882a593Smuzhiyun #define PIWAR_IWS_2M 0x00000014 1498*4882a593Smuzhiyun #define PIWAR_IWS_4M 0x00000015 1499*4882a593Smuzhiyun #define PIWAR_IWS_8M 0x00000016 1500*4882a593Smuzhiyun #define PIWAR_IWS_16M 0x00000017 1501*4882a593Smuzhiyun #define PIWAR_IWS_32M 0x00000018 1502*4882a593Smuzhiyun #define PIWAR_IWS_64M 0x00000019 1503*4882a593Smuzhiyun #define PIWAR_IWS_128M 0x0000001A 1504*4882a593Smuzhiyun #define PIWAR_IWS_256M 0x0000001B 1505*4882a593Smuzhiyun #define PIWAR_IWS_512M 0x0000001C 1506*4882a593Smuzhiyun #define PIWAR_IWS_1G 0x0000001D 1507*4882a593Smuzhiyun #define PIWAR_IWS_2G 0x0000001E 1508*4882a593Smuzhiyun 1509*4882a593Smuzhiyun /* 1510*4882a593Smuzhiyun * PMCCR1 - PCI Configuration Register 1 1511*4882a593Smuzhiyun */ 1512*4882a593Smuzhiyun #define PMCCR1_POWER_OFF 0x00000020 1513*4882a593Smuzhiyun 1514*4882a593Smuzhiyun /* 1515*4882a593Smuzhiyun * DDRCDR - DDR Control Driver Register 1516*4882a593Smuzhiyun */ 1517*4882a593Smuzhiyun #define DDRCDR_DHC_EN 0x80000000 1518*4882a593Smuzhiyun #define DDRCDR_EN 0x40000000 1519*4882a593Smuzhiyun #define DDRCDR_PZ 0x3C000000 1520*4882a593Smuzhiyun #define DDRCDR_PZ_MAXZ 0x00000000 1521*4882a593Smuzhiyun #define DDRCDR_PZ_HIZ 0x20000000 1522*4882a593Smuzhiyun #define DDRCDR_PZ_NOMZ 0x30000000 1523*4882a593Smuzhiyun #define DDRCDR_PZ_LOZ 0x38000000 1524*4882a593Smuzhiyun #define DDRCDR_PZ_MINZ 0x3C000000 1525*4882a593Smuzhiyun #define DDRCDR_NZ 0x3C000000 1526*4882a593Smuzhiyun #define DDRCDR_NZ_MAXZ 0x00000000 1527*4882a593Smuzhiyun #define DDRCDR_NZ_HIZ 0x02000000 1528*4882a593Smuzhiyun #define DDRCDR_NZ_NOMZ 0x03000000 1529*4882a593Smuzhiyun #define DDRCDR_NZ_LOZ 0x03800000 1530*4882a593Smuzhiyun #define DDRCDR_NZ_MINZ 0x03C00000 1531*4882a593Smuzhiyun #define DDRCDR_ODT 0x00080000 1532*4882a593Smuzhiyun #define DDRCDR_DDR_CFG 0x00040000 1533*4882a593Smuzhiyun #define DDRCDR_M_ODR 0x00000002 1534*4882a593Smuzhiyun #define DDRCDR_Q_DRN 0x00000001 1535*4882a593Smuzhiyun 1536*4882a593Smuzhiyun /* 1537*4882a593Smuzhiyun * PCIE Bridge Register 1538*4882a593Smuzhiyun */ 1539*4882a593Smuzhiyun #define PEX_CSB_CTRL_OBPIOE 0x00000001 1540*4882a593Smuzhiyun #define PEX_CSB_CTRL_IBPIOE 0x00000002 1541*4882a593Smuzhiyun #define PEX_CSB_CTRL_WDMAE 0x00000004 1542*4882a593Smuzhiyun #define PEX_CSB_CTRL_RDMAE 0x00000008 1543*4882a593Smuzhiyun 1544*4882a593Smuzhiyun #define PEX_CSB_OBCTRL_PIOE 0x00000001 1545*4882a593Smuzhiyun #define PEX_CSB_OBCTRL_MEMWE 0x00000002 1546*4882a593Smuzhiyun #define PEX_CSB_OBCTRL_IOWE 0x00000004 1547*4882a593Smuzhiyun #define PEX_CSB_OBCTRL_CFGWE 0x00000008 1548*4882a593Smuzhiyun 1549*4882a593Smuzhiyun #define PEX_CSB_IBCTRL_PIOE 0x00000001 1550*4882a593Smuzhiyun 1551*4882a593Smuzhiyun #define PEX_OWAR_EN 0x00000001 1552*4882a593Smuzhiyun #define PEX_OWAR_TYPE_CFG 0x00000000 1553*4882a593Smuzhiyun #define PEX_OWAR_TYPE_IO 0x00000002 1554*4882a593Smuzhiyun #define PEX_OWAR_TYPE_MEM 0x00000004 1555*4882a593Smuzhiyun #define PEX_OWAR_RLXO 0x00000008 1556*4882a593Smuzhiyun #define PEX_OWAR_NANP 0x00000010 1557*4882a593Smuzhiyun #define PEX_OWAR_SIZE 0xFFFFF000 1558*4882a593Smuzhiyun 1559*4882a593Smuzhiyun #define PEX_IWAR_EN 0x00000001 1560*4882a593Smuzhiyun #define PEX_IWAR_TYPE_INT 0x00000000 1561*4882a593Smuzhiyun #define PEX_IWAR_TYPE_PF 0x00000004 1562*4882a593Smuzhiyun #define PEX_IWAR_TYPE_NO_PF 0x00000006 1563*4882a593Smuzhiyun #define PEX_IWAR_NSOV 0x00000008 1564*4882a593Smuzhiyun #define PEX_IWAR_NSNP 0x00000010 1565*4882a593Smuzhiyun #define PEX_IWAR_SIZE 0xFFFFF000 1566*4882a593Smuzhiyun #define PEX_IWAR_SIZE_1M 0x000FF000 1567*4882a593Smuzhiyun #define PEX_IWAR_SIZE_2M 0x001FF000 1568*4882a593Smuzhiyun #define PEX_IWAR_SIZE_4M 0x003FF000 1569*4882a593Smuzhiyun #define PEX_IWAR_SIZE_8M 0x007FF000 1570*4882a593Smuzhiyun #define PEX_IWAR_SIZE_16M 0x00FFF000 1571*4882a593Smuzhiyun #define PEX_IWAR_SIZE_32M 0x01FFF000 1572*4882a593Smuzhiyun #define PEX_IWAR_SIZE_64M 0x03FFF000 1573*4882a593Smuzhiyun #define PEX_IWAR_SIZE_128M 0x07FFF000 1574*4882a593Smuzhiyun #define PEX_IWAR_SIZE_256M 0x0FFFF000 1575*4882a593Smuzhiyun 1576*4882a593Smuzhiyun #define PEX_GCLK_RATIO 0x440 1577*4882a593Smuzhiyun 1578*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 1579*4882a593Smuzhiyun struct pci_region; 1580*4882a593Smuzhiyun void mpc83xx_pci_init(int num_buses, struct pci_region **reg); 1581*4882a593Smuzhiyun void mpc83xx_pcislave_unlock(int bus); 1582*4882a593Smuzhiyun void mpc83xx_pcie_init(int num_buses, struct pci_region **reg); 1583*4882a593Smuzhiyun #endif 1584*4882a593Smuzhiyun 1585*4882a593Smuzhiyun #endif /* __MPC83XX_H__ */ 1586