1*4882a593Smuzhiyun /*********************************************************************** 2*4882a593Smuzhiyun * 3*4882a593Smuzhiyun * Copyright (C) 2004 by FS Forth-Systeme GmbH. 4*4882a593Smuzhiyun * All rights reserved. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * $Id: ns9750_eth.h,v 1.2 2004/02/24 13:25:39 mpietrek Exp $ 7*4882a593Smuzhiyun * @Author: Markus Pietrek 8*4882a593Smuzhiyun * @References: [1] NS9750 Hardware Reference, December 2003 9*4882a593Smuzhiyun * [2] Intel LXT971 Datasheet #249414 Rev. 02 10*4882a593Smuzhiyun * [3] NS7520 Linux Ethernet Driver 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 13*4882a593Smuzhiyun */ 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #ifndef __LXT971A_H__ 16*4882a593Smuzhiyun #define __LXT971A_H__ 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun /* PHY definitions (LXT971A) [2] */ 19*4882a593Smuzhiyun #define PHY_LXT971_PORT_CFG (0x10) 20*4882a593Smuzhiyun #define PHY_LXT971_STAT2 (0x11) 21*4882a593Smuzhiyun #define PHY_LXT971_INT_ENABLE (0x12) 22*4882a593Smuzhiyun #define PHY_LXT971_INT_STATUS (0x13) 23*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG (0x14) 24*4882a593Smuzhiyun #define PHY_LXT971_DIG_CFG (0x1A) 25*4882a593Smuzhiyun #define PHY_LXT971_TX_CTRL (0x1E) 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun /* PORT_CFG Port Configuration Register Bit Fields */ 28*4882a593Smuzhiyun #define PHY_LXT971_PORT_CFG_RES1 (0x8000) 29*4882a593Smuzhiyun #define PHY_LXT971_PORT_CFG_FORCE_LNK (0x4000) 30*4882a593Smuzhiyun #define PHY_LXT971_PORT_CFG_TX_DISABLE (0x2000) 31*4882a593Smuzhiyun #define PHY_LXT971_PORT_CFG_BYPASS_SCR (0x1000) 32*4882a593Smuzhiyun #define PHY_LXT971_PORT_CFG_RES2 (0x0800) 33*4882a593Smuzhiyun #define PHY_LXT971_PORT_CFG_JABBER (0x0400) 34*4882a593Smuzhiyun #define PHY_LXT971_PORT_CFG_SQE (0x0200) 35*4882a593Smuzhiyun #define PHY_LXT971_PORT_CFG_TP_LOOPBACK (0x0100) 36*4882a593Smuzhiyun #define PHY_LXT971_PORT_CFG_CRS_SEL (0x0080) 37*4882a593Smuzhiyun #define PHY_LXT971_PORT_CFG_SLEEP_MODE (0x0040) 38*4882a593Smuzhiyun #define PHY_LXT971_PORT_CFG_PRE_EN (0x0020) 39*4882a593Smuzhiyun #define PHY_LXT971_PORT_CFG_SLEEP_T_MA (0x0018) 40*4882a593Smuzhiyun #define PHY_LXT971_PORT_CFG_SLEEP_T_104 (0x0010) 41*4882a593Smuzhiyun #define PHY_LXT971_PORT_CFG_SLEEP_T_200 (0x0001) 42*4882a593Smuzhiyun #define PHY_LXT971_PORT_CFG_SLEEP_T_304 (0x0000) 43*4882a593Smuzhiyun #define PHY_LXT971_PORT_CFG_FLT_CODE_EN (0x0004) 44*4882a593Smuzhiyun #define PHY_LXT971_PORT_CFG_ALT_NP (0x0002) 45*4882a593Smuzhiyun #define PHY_LXT971_PORT_CFG_FIBER_SEL (0x0001) 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun /* STAT2 Status Register #2 Bit Fields */ 48*4882a593Smuzhiyun #define PHY_LXT971_STAT2_RES1 (0x8000) 49*4882a593Smuzhiyun #define PHY_LXT971_STAT2_100BTX (0x4000) 50*4882a593Smuzhiyun #define PHY_LXT971_STAT2_TX_STATUS (0x2000) 51*4882a593Smuzhiyun #define PHY_LXT971_STAT2_RX_STATUS (0x1000) 52*4882a593Smuzhiyun #define PHY_LXT971_STAT2_COL_STATUS (0x0800) 53*4882a593Smuzhiyun #define PHY_LXT971_STAT2_LINK (0x0400) 54*4882a593Smuzhiyun #define PHY_LXT971_STAT2_DUPLEX_MODE (0x0200) 55*4882a593Smuzhiyun #define PHY_LXT971_STAT2_AUTO_NEG (0x0100) 56*4882a593Smuzhiyun #define PHY_LXT971_STAT2_AUTO_NEG_COMP (0x0080) 57*4882a593Smuzhiyun #define PHY_LXT971_STAT2_RES2 (0x0040) 58*4882a593Smuzhiyun #define PHY_LXT971_STAT2_POLARITY (0x0020) 59*4882a593Smuzhiyun #define PHY_LXT971_STAT2_PAUSE (0x0010) 60*4882a593Smuzhiyun #define PHY_LXT971_STAT2_ERROR (0x0008) 61*4882a593Smuzhiyun #define PHY_LXT971_STAT2_RES3 (0x0007) 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun /* INT_ENABLE Interrupt Enable Register Bit Fields */ 64*4882a593Smuzhiyun #define PHY_LXT971_INT_ENABLE_RES1 (0xFF00) 65*4882a593Smuzhiyun #define PHY_LXT971_INT_ENABLE_ANMSK (0x0080) 66*4882a593Smuzhiyun #define PHY_LXT971_INT_ENABLE_SPEEDMSK (0x0040) 67*4882a593Smuzhiyun #define PHY_LXT971_INT_ENABLE_DUPLEXMSK (0x0020) 68*4882a593Smuzhiyun #define PHY_LXT971_INT_ENABLE_LINKMSK (0x0010) 69*4882a593Smuzhiyun #define PHY_LXT971_INT_ENABLE_RES2 (0x000C) 70*4882a593Smuzhiyun #define PHY_LXT971_INT_ENABLE_INTEN (0x0002) 71*4882a593Smuzhiyun #define PHY_LXT971_INT_ENABLE_TINT (0x0001) 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun /* INT_STATUS Interrupt Status Register Bit Fields */ 74*4882a593Smuzhiyun #define PHY_LXT971_INT_STATUS_RES1 (0xFF00) 75*4882a593Smuzhiyun #define PHY_LXT971_INT_STATUS_ANDONE (0x0080) 76*4882a593Smuzhiyun #define PHY_LXT971_INT_STATUS_SPEEDCHG (0x0040) 77*4882a593Smuzhiyun #define PHY_LXT971_INT_STATUS_DUPLEXCHG (0x0020) 78*4882a593Smuzhiyun #define PHY_LXT971_INT_STATUS_LINKCHG (0x0010) 79*4882a593Smuzhiyun #define PHY_LXT971_INT_STATUS_RES2 (0x0008) 80*4882a593Smuzhiyun #define PHY_LXT971_INT_STATUS_MDINT (0x0004) 81*4882a593Smuzhiyun #define PHY_LXT971_INT_STATUS_RES3 (0x0003) 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun /* LED_CFG Interrupt LED Configuration Register Bit Fields */ 84*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_SHIFT_LED1 (0x000C) 85*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_SHIFT_LED2 (0x0008) 86*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_SHIFT_LED3 (0x0004) 87*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_LEDFREQ_MA (0x000C) 88*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_LEDFREQ_RES (0x000C) 89*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_LEDFREQ_100 (0x0008) 90*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_LEDFREQ_60 (0x0004) 91*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_LEDFREQ_30 (0x0000) 92*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_PULSE_STR (0x0002) 93*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_RES1 (0x0001) 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun /* only one of these values must be shifted for each SHIFT_LED? */ 96*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_UNUSED1 (0x000F) 97*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_DUPLEX_COL (0x000E) 98*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_LINK_ACT (0x000D) 99*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_LINK_RX (0x000C) 100*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_TEST_BLK_SLW (0x000B) 101*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_TEST_BLK_FST (0x000A) 102*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_TEST_OFF (0x0009) 103*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_TEST_ON (0x0008) 104*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_RX_OR_TX (0x0007) 105*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_UNUSED2 (0x0006) 106*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_DUPLEX (0x0005) 107*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_LINK (0x0004) 108*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_COLLISION (0x0003) 109*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_RECEIVE (0x0002) 110*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_TRANSMIT (0x0001) 111*4882a593Smuzhiyun #define PHY_LXT971_LED_CFG_SPEED (0x0000) 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun /* DIG_CFG Digitial Configuration Register Bit Fields */ 114*4882a593Smuzhiyun #define PHY_LXT971_DIG_CFG_RES1 (0xF000) 115*4882a593Smuzhiyun #define PHY_LXT971_DIG_CFG_MII_DRIVE (0x0800) 116*4882a593Smuzhiyun #define PHY_LXT971_DIG_CFG_RES2 (0x0400) 117*4882a593Smuzhiyun #define PHY_LXT971_DIG_CFG_SHOW_SYMBOL (0x0200) 118*4882a593Smuzhiyun #define PHY_LXT971_DIG_CFG_RES3 (0x01FF) 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun #define PHY_LXT971_MDIO_MAX_CLK (8000000) 121*4882a593Smuzhiyun #define PHY_MDIO_MAX_CLK (2500000) 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun /* TX_CTRL Transmit Control Register Bit Fields 124*4882a593Smuzhiyun documentation is buggy for this register, therefore setting not included */ 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun typedef enum 127*4882a593Smuzhiyun { 128*4882a593Smuzhiyun PHY_NONE = 0x0000, /* no PHY detected yet */ 129*4882a593Smuzhiyun PHY_LXT971A = 0x0013 130*4882a593Smuzhiyun } PhyType; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #endif /* __LXT971A_H__ */ 133