1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016-2017 Micron Technology, Inc.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Authors:
6*4882a593Smuzhiyun * Peter Pan <peterpandong@micron.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #ifndef __LINUX_MTD_SPINAND_H
9*4882a593Smuzhiyun #define __LINUX_MTD_SPINAND_H
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #ifndef __UBOOT__
12*4882a593Smuzhiyun #include <linux/mutex.h>
13*4882a593Smuzhiyun #include <linux/bitops.h>
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
16*4882a593Smuzhiyun #include <linux/mtd/nand.h>
17*4882a593Smuzhiyun #include <linux/spi/spi.h>
18*4882a593Smuzhiyun #include <linux/spi/spi-mem.h>
19*4882a593Smuzhiyun #else
20*4882a593Smuzhiyun #include <common.h>
21*4882a593Smuzhiyun #include <spi.h>
22*4882a593Smuzhiyun #include <spi-mem.h>
23*4882a593Smuzhiyun #include <linux/mtd/nand.h>
24*4882a593Smuzhiyun #endif
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /**
27*4882a593Smuzhiyun * Standard SPI NAND flash operations
28*4882a593Smuzhiyun */
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define SPINAND_RESET_OP \
31*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0xff, 1), \
32*4882a593Smuzhiyun SPI_MEM_OP_NO_ADDR, \
33*4882a593Smuzhiyun SPI_MEM_OP_NO_DUMMY, \
34*4882a593Smuzhiyun SPI_MEM_OP_NO_DATA)
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define SPINAND_WR_EN_DIS_OP(enable) \
37*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD((enable) ? 0x06 : 0x04, 1), \
38*4882a593Smuzhiyun SPI_MEM_OP_NO_ADDR, \
39*4882a593Smuzhiyun SPI_MEM_OP_NO_DUMMY, \
40*4882a593Smuzhiyun SPI_MEM_OP_NO_DATA)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define SPINAND_READID_OP(naddr, ndummy, buf, len) \
43*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0x9f, 1), \
44*4882a593Smuzhiyun SPI_MEM_OP_ADDR(naddr, 0, 1), \
45*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 1), \
46*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 1))
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define SPINAND_SET_FEATURE_OP(reg, valptr) \
49*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0x1f, 1), \
50*4882a593Smuzhiyun SPI_MEM_OP_ADDR(1, reg, 1), \
51*4882a593Smuzhiyun SPI_MEM_OP_NO_DUMMY, \
52*4882a593Smuzhiyun SPI_MEM_OP_DATA_OUT(1, valptr, 1))
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define SPINAND_GET_FEATURE_OP(reg, valptr) \
55*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0x0f, 1), \
56*4882a593Smuzhiyun SPI_MEM_OP_ADDR(1, reg, 1), \
57*4882a593Smuzhiyun SPI_MEM_OP_NO_DUMMY, \
58*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(1, valptr, 1))
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define SPINAND_BLK_ERASE_OP(addr) \
61*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0xd8, 1), \
62*4882a593Smuzhiyun SPI_MEM_OP_ADDR(3, addr, 1), \
63*4882a593Smuzhiyun SPI_MEM_OP_NO_DUMMY, \
64*4882a593Smuzhiyun SPI_MEM_OP_NO_DATA)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define SPINAND_PAGE_READ_OP(addr) \
67*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0x13, 1), \
68*4882a593Smuzhiyun SPI_MEM_OP_ADDR(3, addr, 1), \
69*4882a593Smuzhiyun SPI_MEM_OP_NO_DUMMY, \
70*4882a593Smuzhiyun SPI_MEM_OP_NO_DATA)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define SPINAND_PAGE_READ_FROM_CACHE_OP(fast, addr, ndummy, buf, len) \
73*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(fast ? 0x0b : 0x03, 1), \
74*4882a593Smuzhiyun SPI_MEM_OP_ADDR(2, addr, 1), \
75*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 1), \
76*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 1))
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define SPINAND_PAGE_READ_FROM_CACHE_OP_3A(fast, addr, ndummy, buf, len) \
79*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(fast ? 0x0b : 0x03, 1), \
80*4882a593Smuzhiyun SPI_MEM_OP_ADDR(3, addr, 1), \
81*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 1), \
82*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 1))
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define SPINAND_PAGE_READ_FROM_CACHE_X2_OP(addr, ndummy, buf, len) \
85*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0x3b, 1), \
86*4882a593Smuzhiyun SPI_MEM_OP_ADDR(2, addr, 1), \
87*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 1), \
88*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 2))
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #define SPINAND_PAGE_READ_FROM_CACHE_X2_OP_3A(addr, ndummy, buf, len) \
91*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0x3b, 1), \
92*4882a593Smuzhiyun SPI_MEM_OP_ADDR(3, addr, 1), \
93*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 1), \
94*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 2))
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define SPINAND_PAGE_READ_FROM_CACHE_X4_OP(addr, ndummy, buf, len) \
97*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0x6b, 1), \
98*4882a593Smuzhiyun SPI_MEM_OP_ADDR(2, addr, 1), \
99*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 1), \
100*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 4))
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define SPINAND_PAGE_READ_FROM_CACHE_X4_OP_3A(addr, ndummy, buf, len) \
103*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0x6b, 1), \
104*4882a593Smuzhiyun SPI_MEM_OP_ADDR(3, addr, 1), \
105*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 1), \
106*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 4))
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define SPINAND_PAGE_READ_FROM_CACHE_DUALIO_OP(addr, ndummy, buf, len) \
109*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0xbb, 1), \
110*4882a593Smuzhiyun SPI_MEM_OP_ADDR(2, addr, 2), \
111*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 2), \
112*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 2))
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #define SPINAND_PAGE_READ_FROM_CACHE_DUALIO_OP_3A(addr, ndummy, buf, len) \
115*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0xbb, 1), \
116*4882a593Smuzhiyun SPI_MEM_OP_ADDR(3, addr, 2), \
117*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 2), \
118*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 2))
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define SPINAND_PAGE_READ_FROM_CACHE_QUADIO_OP(addr, ndummy, buf, len) \
121*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0xeb, 1), \
122*4882a593Smuzhiyun SPI_MEM_OP_ADDR(2, addr, 4), \
123*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 4), \
124*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 4))
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define SPINAND_PAGE_READ_FROM_CACHE_QUADIO_OP_3A(addr, ndummy, buf, len) \
127*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0xeb, 1), \
128*4882a593Smuzhiyun SPI_MEM_OP_ADDR(3, addr, 4), \
129*4882a593Smuzhiyun SPI_MEM_OP_DUMMY(ndummy, 4), \
130*4882a593Smuzhiyun SPI_MEM_OP_DATA_IN(len, buf, 4))
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define SPINAND_PROG_EXEC_OP(addr) \
133*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(0x10, 1), \
134*4882a593Smuzhiyun SPI_MEM_OP_ADDR(3, addr, 1), \
135*4882a593Smuzhiyun SPI_MEM_OP_NO_DUMMY, \
136*4882a593Smuzhiyun SPI_MEM_OP_NO_DATA)
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define SPINAND_PROG_LOAD(reset, addr, buf, len) \
139*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(reset ? 0x02 : 0x84, 1), \
140*4882a593Smuzhiyun SPI_MEM_OP_ADDR(2, addr, 1), \
141*4882a593Smuzhiyun SPI_MEM_OP_NO_DUMMY, \
142*4882a593Smuzhiyun SPI_MEM_OP_DATA_OUT(len, buf, 1))
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #define SPINAND_PROG_LOAD_X4(reset, addr, buf, len) \
145*4882a593Smuzhiyun SPI_MEM_OP(SPI_MEM_OP_CMD(reset ? 0x32 : 0x34, 1), \
146*4882a593Smuzhiyun SPI_MEM_OP_ADDR(2, addr, 1), \
147*4882a593Smuzhiyun SPI_MEM_OP_NO_DUMMY, \
148*4882a593Smuzhiyun SPI_MEM_OP_DATA_OUT(len, buf, 4))
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /**
151*4882a593Smuzhiyun * Standard SPI NAND flash commands
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun #define SPINAND_CMD_PROG_LOAD_X4 0x32
154*4882a593Smuzhiyun #define SPINAND_CMD_PROG_LOAD_RDM_DATA_X4 0x34
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* feature register */
157*4882a593Smuzhiyun #define REG_BLOCK_LOCK 0xa0
158*4882a593Smuzhiyun #define BL_ALL_UNLOCKED 0x00
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* configuration register */
161*4882a593Smuzhiyun #define REG_CFG 0xb0
162*4882a593Smuzhiyun #define CFG_OTP_ENABLE BIT(6)
163*4882a593Smuzhiyun #define CFG_ECC_ENABLE BIT(4)
164*4882a593Smuzhiyun #define CFG_QUAD_ENABLE BIT(0)
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* status register */
167*4882a593Smuzhiyun #define REG_STATUS 0xc0
168*4882a593Smuzhiyun #define STATUS_BUSY BIT(0)
169*4882a593Smuzhiyun #define STATUS_ERASE_FAILED BIT(2)
170*4882a593Smuzhiyun #define STATUS_PROG_FAILED BIT(3)
171*4882a593Smuzhiyun #define STATUS_ECC_MASK GENMASK(5, 4)
172*4882a593Smuzhiyun #define STATUS_ECC_NO_BITFLIPS (0 << 4)
173*4882a593Smuzhiyun #define STATUS_ECC_HAS_BITFLIPS (1 << 4)
174*4882a593Smuzhiyun #define STATUS_ECC_UNCOR_ERROR (2 << 4)
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun struct spinand_op;
177*4882a593Smuzhiyun struct spinand_device;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun #define SPINAND_MAX_ID_LEN 4
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /**
182*4882a593Smuzhiyun * struct spinand_id - SPI NAND id structure
183*4882a593Smuzhiyun * @data: buffer containing the id bytes. Currently 4 bytes large, but can
184*4882a593Smuzhiyun * be extended if required
185*4882a593Smuzhiyun * @len: ID length
186*4882a593Smuzhiyun */
187*4882a593Smuzhiyun struct spinand_id {
188*4882a593Smuzhiyun u8 data[SPINAND_MAX_ID_LEN];
189*4882a593Smuzhiyun int len;
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun enum spinand_readid_method {
193*4882a593Smuzhiyun SPINAND_READID_METHOD_OPCODE,
194*4882a593Smuzhiyun SPINAND_READID_METHOD_OPCODE_ADDR,
195*4882a593Smuzhiyun SPINAND_READID_METHOD_OPCODE_DUMMY,
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /**
199*4882a593Smuzhiyun * struct spinand_devid - SPI NAND device id structure
200*4882a593Smuzhiyun * @id: device id of current chip
201*4882a593Smuzhiyun * @len: number of bytes in device id
202*4882a593Smuzhiyun * @method: method to read chip id
203*4882a593Smuzhiyun * There are 3 possible variants:
204*4882a593Smuzhiyun * SPINAND_READID_METHOD_OPCODE: chip id is returned immediately
205*4882a593Smuzhiyun * after read_id opcode.
206*4882a593Smuzhiyun * SPINAND_READID_METHOD_OPCODE_ADDR: chip id is returned after
207*4882a593Smuzhiyun * read_id opcode + 1-byte address.
208*4882a593Smuzhiyun * SPINAND_READID_METHOD_OPCODE_DUMMY: chip id is returned after
209*4882a593Smuzhiyun * read_id opcode + 1 dummy byte.
210*4882a593Smuzhiyun */
211*4882a593Smuzhiyun struct spinand_devid {
212*4882a593Smuzhiyun const u8 *id;
213*4882a593Smuzhiyun const u8 len;
214*4882a593Smuzhiyun const enum spinand_readid_method method;
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /**
218*4882a593Smuzhiyun * struct manufacurer_ops - SPI NAND manufacturer specific operations
219*4882a593Smuzhiyun * @init: initialize a SPI NAND device
220*4882a593Smuzhiyun * @cleanup: cleanup a SPI NAND device
221*4882a593Smuzhiyun *
222*4882a593Smuzhiyun * Each SPI NAND manufacturer driver should implement this interface so that
223*4882a593Smuzhiyun * NAND chips coming from this vendor can be initialized properly.
224*4882a593Smuzhiyun */
225*4882a593Smuzhiyun struct spinand_manufacturer_ops {
226*4882a593Smuzhiyun int (*init)(struct spinand_device *spinand);
227*4882a593Smuzhiyun void (*cleanup)(struct spinand_device *spinand);
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /**
231*4882a593Smuzhiyun * struct spinand_manufacturer - SPI NAND manufacturer instance
232*4882a593Smuzhiyun * @id: manufacturer ID
233*4882a593Smuzhiyun * @name: manufacturer name
234*4882a593Smuzhiyun * @devid_len: number of bytes in device ID
235*4882a593Smuzhiyun * @chips: supported SPI NANDs under current manufacturer
236*4882a593Smuzhiyun * @nchips: number of SPI NANDs available in chips array
237*4882a593Smuzhiyun * @ops: manufacturer operations
238*4882a593Smuzhiyun */
239*4882a593Smuzhiyun struct spinand_manufacturer {
240*4882a593Smuzhiyun u8 id;
241*4882a593Smuzhiyun char *name;
242*4882a593Smuzhiyun const struct spinand_info *chips;
243*4882a593Smuzhiyun const size_t nchips;
244*4882a593Smuzhiyun const struct spinand_manufacturer_ops *ops;
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* SPI NAND manufacturers */
248*4882a593Smuzhiyun extern const struct spinand_manufacturer gigadevice_spinand_manufacturer;
249*4882a593Smuzhiyun extern const struct spinand_manufacturer macronix_spinand_manufacturer;
250*4882a593Smuzhiyun extern const struct spinand_manufacturer micron_spinand_manufacturer;
251*4882a593Smuzhiyun extern const struct spinand_manufacturer toshiba_spinand_manufacturer;
252*4882a593Smuzhiyun extern const struct spinand_manufacturer winbond_spinand_manufacturer;
253*4882a593Smuzhiyun extern const struct spinand_manufacturer dosilicon_spinand_manufacturer;
254*4882a593Smuzhiyun extern const struct spinand_manufacturer esmt_spinand_manufacturer;
255*4882a593Smuzhiyun extern const struct spinand_manufacturer xincun_spinand_manufacturer;
256*4882a593Smuzhiyun extern const struct spinand_manufacturer xtx_spinand_manufacturer;
257*4882a593Smuzhiyun extern const struct spinand_manufacturer hyf_spinand_manufacturer;
258*4882a593Smuzhiyun extern const struct spinand_manufacturer fmsh_spinand_manufacturer;
259*4882a593Smuzhiyun extern const struct spinand_manufacturer foresee_spinand_manufacturer;
260*4882a593Smuzhiyun extern const struct spinand_manufacturer biwin_spinand_manufacturer;
261*4882a593Smuzhiyun extern const struct spinand_manufacturer etron_spinand_manufacturer;
262*4882a593Smuzhiyun extern const struct spinand_manufacturer jsc_spinand_manufacturer;
263*4882a593Smuzhiyun extern const struct spinand_manufacturer silicongo_spinand_manufacturer;
264*4882a593Smuzhiyun extern const struct spinand_manufacturer unim_spinand_manufacturer;
265*4882a593Smuzhiyun extern const struct spinand_manufacturer skyhigh_spinand_manufacturer;
266*4882a593Smuzhiyun extern const struct spinand_manufacturer gsto_spinand_manufacturer;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /**
269*4882a593Smuzhiyun * struct spinand_op_variants - SPI NAND operation variants
270*4882a593Smuzhiyun * @ops: the list of variants for a given operation
271*4882a593Smuzhiyun * @nops: the number of variants
272*4882a593Smuzhiyun *
273*4882a593Smuzhiyun * Some operations like read-from-cache/write-to-cache have several variants
274*4882a593Smuzhiyun * depending on the number of IO lines you use to transfer data or address
275*4882a593Smuzhiyun * cycles. This structure is a way to describe the different variants supported
276*4882a593Smuzhiyun * by a chip and let the core pick the best one based on the SPI mem controller
277*4882a593Smuzhiyun * capabilities.
278*4882a593Smuzhiyun */
279*4882a593Smuzhiyun struct spinand_op_variants {
280*4882a593Smuzhiyun const struct spi_mem_op *ops;
281*4882a593Smuzhiyun unsigned int nops;
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun #define SPINAND_OP_VARIANTS(name, ...) \
285*4882a593Smuzhiyun const struct spinand_op_variants name = { \
286*4882a593Smuzhiyun .ops = (struct spi_mem_op[]) { __VA_ARGS__ }, \
287*4882a593Smuzhiyun .nops = sizeof((struct spi_mem_op[]){ __VA_ARGS__ }) / \
288*4882a593Smuzhiyun sizeof(struct spi_mem_op), \
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /**
292*4882a593Smuzhiyun * spinand_ecc_info - description of the on-die ECC implemented by a SPI NAND
293*4882a593Smuzhiyun * chip
294*4882a593Smuzhiyun * @get_status: get the ECC status. Should return a positive number encoding
295*4882a593Smuzhiyun * the number of corrected bitflips if correction was possible or
296*4882a593Smuzhiyun * -EBADMSG if there are uncorrectable errors. I can also return
297*4882a593Smuzhiyun * other negative error codes if the error is not caused by
298*4882a593Smuzhiyun * uncorrectable bitflips
299*4882a593Smuzhiyun * @ooblayout: the OOB layout used by the on-die ECC implementation
300*4882a593Smuzhiyun */
301*4882a593Smuzhiyun struct spinand_ecc_info {
302*4882a593Smuzhiyun int (*get_status)(struct spinand_device *spinand, u8 status);
303*4882a593Smuzhiyun const struct mtd_ooblayout_ops *ooblayout;
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun #define SPINAND_HAS_QE_BIT BIT(0)
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /**
309*4882a593Smuzhiyun * struct spinand_info - Structure used to describe SPI NAND chips
310*4882a593Smuzhiyun * @model: model name
311*4882a593Smuzhiyun * @devid: device ID
312*4882a593Smuzhiyun * @flags: OR-ing of the SPINAND_XXX flags
313*4882a593Smuzhiyun * @memorg: memory organization
314*4882a593Smuzhiyun * @eccreq: ECC requirements
315*4882a593Smuzhiyun * @eccinfo: on-die ECC info
316*4882a593Smuzhiyun * @op_variants: operations variants
317*4882a593Smuzhiyun * @op_variants.read_cache: variants of the read-cache operation
318*4882a593Smuzhiyun * @op_variants.write_cache: variants of the write-cache operation
319*4882a593Smuzhiyun * @op_variants.update_cache: variants of the update-cache operation
320*4882a593Smuzhiyun * @select_target: function used to select a target/die. Required only for
321*4882a593Smuzhiyun * multi-die chips
322*4882a593Smuzhiyun *
323*4882a593Smuzhiyun * Each SPI NAND manufacturer driver should have a spinand_info table
324*4882a593Smuzhiyun * describing all the chips supported by the driver.
325*4882a593Smuzhiyun */
326*4882a593Smuzhiyun struct spinand_info {
327*4882a593Smuzhiyun const char *model;
328*4882a593Smuzhiyun struct spinand_devid devid;
329*4882a593Smuzhiyun u32 flags;
330*4882a593Smuzhiyun struct nand_memory_organization memorg;
331*4882a593Smuzhiyun struct nand_ecc_req eccreq;
332*4882a593Smuzhiyun struct spinand_ecc_info eccinfo;
333*4882a593Smuzhiyun struct {
334*4882a593Smuzhiyun const struct spinand_op_variants *read_cache;
335*4882a593Smuzhiyun const struct spinand_op_variants *write_cache;
336*4882a593Smuzhiyun const struct spinand_op_variants *update_cache;
337*4882a593Smuzhiyun } op_variants;
338*4882a593Smuzhiyun int (*select_target)(struct spinand_device *spinand,
339*4882a593Smuzhiyun unsigned int target);
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun #define SPINAND_ID(__method, ...) \
343*4882a593Smuzhiyun { \
344*4882a593Smuzhiyun .id = (const u8[]){ __VA_ARGS__ }, \
345*4882a593Smuzhiyun .len = sizeof((u8[]){ __VA_ARGS__ }), \
346*4882a593Smuzhiyun .method = __method, \
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun #define SPINAND_INFO_OP_VARIANTS(__read, __write, __update) \
350*4882a593Smuzhiyun { \
351*4882a593Smuzhiyun .read_cache = __read, \
352*4882a593Smuzhiyun .write_cache = __write, \
353*4882a593Smuzhiyun .update_cache = __update, \
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun #define SPINAND_ECCINFO(__ooblayout, __get_status) \
357*4882a593Smuzhiyun .eccinfo = { \
358*4882a593Smuzhiyun .ooblayout = __ooblayout, \
359*4882a593Smuzhiyun .get_status = __get_status, \
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun #define SPINAND_SELECT_TARGET(__func) \
363*4882a593Smuzhiyun .select_target = __func,
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun #define SPINAND_INFO(__model, __id, __memorg, __eccreq, __op_variants, \
366*4882a593Smuzhiyun __flags, ...) \
367*4882a593Smuzhiyun { \
368*4882a593Smuzhiyun .model = __model, \
369*4882a593Smuzhiyun .devid = __id, \
370*4882a593Smuzhiyun .memorg = __memorg, \
371*4882a593Smuzhiyun .eccreq = __eccreq, \
372*4882a593Smuzhiyun .op_variants = __op_variants, \
373*4882a593Smuzhiyun .flags = __flags, \
374*4882a593Smuzhiyun __VA_ARGS__ \
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /**
378*4882a593Smuzhiyun * struct spinand_device - SPI NAND device instance
379*4882a593Smuzhiyun * @base: NAND device instance
380*4882a593Smuzhiyun * @slave: pointer to the SPI slave object
381*4882a593Smuzhiyun * @lock: lock used to serialize accesses to the NAND
382*4882a593Smuzhiyun * @id: NAND ID as returned by READ_ID
383*4882a593Smuzhiyun * @flags: NAND flags
384*4882a593Smuzhiyun * @op_templates: various SPI mem op templates
385*4882a593Smuzhiyun * @op_templates.read_cache: read cache op template
386*4882a593Smuzhiyun * @op_templates.write_cache: write cache op template
387*4882a593Smuzhiyun * @op_templates.update_cache: update cache op template
388*4882a593Smuzhiyun * @select_target: select a specific target/die. Usually called before sending
389*4882a593Smuzhiyun * a command addressing a page or an eraseblock embedded in
390*4882a593Smuzhiyun * this die. Only required if your chip exposes several dies
391*4882a593Smuzhiyun * @cur_target: currently selected target/die
392*4882a593Smuzhiyun * @eccinfo: on-die ECC information
393*4882a593Smuzhiyun * @cfg_cache: config register cache. One entry per die
394*4882a593Smuzhiyun * @databuf: bounce buffer for data
395*4882a593Smuzhiyun * @oobbuf: bounce buffer for OOB data
396*4882a593Smuzhiyun * @scratchbuf: buffer used for everything but page accesses. This is needed
397*4882a593Smuzhiyun * because the spi-mem interface explicitly requests that buffers
398*4882a593Smuzhiyun * passed in spi_mem_op be DMA-able, so we can't based the bufs on
399*4882a593Smuzhiyun * the stack
400*4882a593Smuzhiyun * @manufacturer: SPI NAND manufacturer information
401*4882a593Smuzhiyun * @priv: manufacturer private data
402*4882a593Smuzhiyun */
403*4882a593Smuzhiyun struct spinand_device {
404*4882a593Smuzhiyun struct nand_device base;
405*4882a593Smuzhiyun #ifndef __UBOOT__
406*4882a593Smuzhiyun struct spi_mem *spimem;
407*4882a593Smuzhiyun struct mutex lock;
408*4882a593Smuzhiyun #else
409*4882a593Smuzhiyun struct spi_slave *slave;
410*4882a593Smuzhiyun #endif
411*4882a593Smuzhiyun struct spinand_id id;
412*4882a593Smuzhiyun u32 flags;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun struct {
415*4882a593Smuzhiyun const struct spi_mem_op *read_cache;
416*4882a593Smuzhiyun const struct spi_mem_op *write_cache;
417*4882a593Smuzhiyun const struct spi_mem_op *update_cache;
418*4882a593Smuzhiyun } op_templates;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun int (*select_target)(struct spinand_device *spinand,
421*4882a593Smuzhiyun unsigned int target);
422*4882a593Smuzhiyun unsigned int cur_target;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun struct spinand_ecc_info eccinfo;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun u8 *cfg_cache;
427*4882a593Smuzhiyun u8 *databuf;
428*4882a593Smuzhiyun u8 *oobbuf;
429*4882a593Smuzhiyun u8 *scratchbuf;
430*4882a593Smuzhiyun const struct spinand_manufacturer *manufacturer;
431*4882a593Smuzhiyun void *priv;
432*4882a593Smuzhiyun };
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /**
435*4882a593Smuzhiyun * mtd_to_spinand() - Get the SPI NAND device attached to an MTD instance
436*4882a593Smuzhiyun * @mtd: MTD instance
437*4882a593Smuzhiyun *
438*4882a593Smuzhiyun * Return: the SPI NAND device attached to @mtd.
439*4882a593Smuzhiyun */
mtd_to_spinand(struct mtd_info * mtd)440*4882a593Smuzhiyun static inline struct spinand_device *mtd_to_spinand(struct mtd_info *mtd)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun return container_of(mtd_to_nanddev(mtd), struct spinand_device, base);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /**
446*4882a593Smuzhiyun * spinand_to_mtd() - Get the MTD device embedded in a SPI NAND device
447*4882a593Smuzhiyun * @spinand: SPI NAND device
448*4882a593Smuzhiyun *
449*4882a593Smuzhiyun * Return: the MTD device embedded in @spinand.
450*4882a593Smuzhiyun */
spinand_to_mtd(struct spinand_device * spinand)451*4882a593Smuzhiyun static inline struct mtd_info *spinand_to_mtd(struct spinand_device *spinand)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun return nanddev_to_mtd(&spinand->base);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /**
457*4882a593Smuzhiyun * nand_to_spinand() - Get the SPI NAND device embedding an NAND object
458*4882a593Smuzhiyun * @nand: NAND object
459*4882a593Smuzhiyun *
460*4882a593Smuzhiyun * Return: the SPI NAND device embedding @nand.
461*4882a593Smuzhiyun */
nand_to_spinand(struct nand_device * nand)462*4882a593Smuzhiyun static inline struct spinand_device *nand_to_spinand(struct nand_device *nand)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun return container_of(nand, struct spinand_device, base);
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /**
468*4882a593Smuzhiyun * spinand_to_nand() - Get the NAND device embedded in a SPI NAND object
469*4882a593Smuzhiyun * @spinand: SPI NAND device
470*4882a593Smuzhiyun *
471*4882a593Smuzhiyun * Return: the NAND device embedded in @spinand.
472*4882a593Smuzhiyun */
473*4882a593Smuzhiyun static inline struct nand_device *
spinand_to_nand(struct spinand_device * spinand)474*4882a593Smuzhiyun spinand_to_nand(struct spinand_device *spinand)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun return &spinand->base;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /**
480*4882a593Smuzhiyun * spinand_set_of_node - Attach a DT node to a SPI NAND device
481*4882a593Smuzhiyun * @spinand: SPI NAND device
482*4882a593Smuzhiyun * @np: DT node
483*4882a593Smuzhiyun *
484*4882a593Smuzhiyun * Attach a DT node to a SPI NAND device.
485*4882a593Smuzhiyun */
spinand_set_of_node(struct spinand_device * spinand,const struct device_node * np)486*4882a593Smuzhiyun static inline void spinand_set_of_node(struct spinand_device *spinand,
487*4882a593Smuzhiyun const struct device_node *np)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun nanddev_set_of_node(&spinand->base, np);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun int spinand_match_and_init(struct spinand_device *spinand,
493*4882a593Smuzhiyun const struct spinand_info *table,
494*4882a593Smuzhiyun unsigned int table_size,
495*4882a593Smuzhiyun enum spinand_readid_method rdid_method);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun int spinand_upd_cfg(struct spinand_device *spinand, u8 mask, u8 val);
498*4882a593Smuzhiyun int spinand_select_target(struct spinand_device *spinand, unsigned int target);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun #endif /* __LINUX_MTD_SPINAND_H */
501