1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * linux/include/linux/mtd/onenand_regs.h 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * OneNAND Register header file 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Copyright (C) 2005-2007 Samsung Electronics 7*4882a593Smuzhiyun * Kyungmin Park <kyungmin.park@samsung.com> 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 10*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as 11*4882a593Smuzhiyun * published by the Free Software Foundation. 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #ifndef __ONENAND_REG_H 15*4882a593Smuzhiyun #define __ONENAND_REG_H 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* Memory Address Map Translation (Word order) */ 18*4882a593Smuzhiyun #define ONENAND_MEMORY_MAP(x) ((x) << 1) 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun /* 21*4882a593Smuzhiyun * External BufferRAM area 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun #define ONENAND_BOOTRAM ONENAND_MEMORY_MAP(0x0000) 24*4882a593Smuzhiyun #define ONENAND_DATARAM ONENAND_MEMORY_MAP(0x0200) 25*4882a593Smuzhiyun #define ONENAND_SPARERAM ONENAND_MEMORY_MAP(0x8010) 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun /* 28*4882a593Smuzhiyun * OneNAND Registers 29*4882a593Smuzhiyun */ 30*4882a593Smuzhiyun #define ONENAND_REG_MANUFACTURER_ID ONENAND_MEMORY_MAP(0xF000) 31*4882a593Smuzhiyun #define ONENAND_REG_DEVICE_ID ONENAND_MEMORY_MAP(0xF001) 32*4882a593Smuzhiyun #define ONENAND_REG_VERSION_ID ONENAND_MEMORY_MAP(0xF002) 33*4882a593Smuzhiyun #define ONENAND_REG_DATA_BUFFER_SIZE ONENAND_MEMORY_MAP(0xF003) 34*4882a593Smuzhiyun #define ONENAND_REG_BOOT_BUFFER_SIZE ONENAND_MEMORY_MAP(0xF004) 35*4882a593Smuzhiyun #define ONENAND_REG_NUM_BUFFERS ONENAND_MEMORY_MAP(0xF005) 36*4882a593Smuzhiyun #define ONENAND_REG_TECHNOLOGY ONENAND_MEMORY_MAP(0xF006) 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define ONENAND_REG_START_ADDRESS1 ONENAND_MEMORY_MAP(0xF100) 39*4882a593Smuzhiyun #define ONENAND_REG_START_ADDRESS2 ONENAND_MEMORY_MAP(0xF101) 40*4882a593Smuzhiyun #define ONENAND_REG_START_ADDRESS3 ONENAND_MEMORY_MAP(0xF102) 41*4882a593Smuzhiyun #define ONENAND_REG_START_ADDRESS4 ONENAND_MEMORY_MAP(0xF103) 42*4882a593Smuzhiyun #define ONENAND_REG_START_ADDRESS5 ONENAND_MEMORY_MAP(0xF104) 43*4882a593Smuzhiyun #define ONENAND_REG_START_ADDRESS6 ONENAND_MEMORY_MAP(0xF105) 44*4882a593Smuzhiyun #define ONENAND_REG_START_ADDRESS7 ONENAND_MEMORY_MAP(0xF106) 45*4882a593Smuzhiyun #define ONENAND_REG_START_ADDRESS8 ONENAND_MEMORY_MAP(0xF107) 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #define ONENAND_REG_START_BUFFER ONENAND_MEMORY_MAP(0xF200) 48*4882a593Smuzhiyun #define ONENAND_REG_COMMAND ONENAND_MEMORY_MAP(0xF220) 49*4882a593Smuzhiyun #define ONENAND_REG_SYS_CFG1 ONENAND_MEMORY_MAP(0xF221) 50*4882a593Smuzhiyun #define ONENAND_REG_SYS_CFG2 ONENAND_MEMORY_MAP(0xF222) 51*4882a593Smuzhiyun #define ONENAND_REG_CTRL_STATUS ONENAND_MEMORY_MAP(0xF240) 52*4882a593Smuzhiyun #define ONENAND_REG_INTERRUPT ONENAND_MEMORY_MAP(0xF241) 53*4882a593Smuzhiyun #define ONENAND_REG_START_BLOCK_ADDRESS ONENAND_MEMORY_MAP(0xF24C) 54*4882a593Smuzhiyun #define ONENAND_REG_END_BLOCK_ADDRESS ONENAND_MEMORY_MAP(0xF24D) 55*4882a593Smuzhiyun #define ONENAND_REG_WP_STATUS ONENAND_MEMORY_MAP(0xF24E) 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #define ONENAND_REG_ECC_STATUS ONENAND_MEMORY_MAP(0xFF00) 58*4882a593Smuzhiyun #define ONENAND_REG_ECC_M0 ONENAND_MEMORY_MAP(0xFF01) 59*4882a593Smuzhiyun #define ONENAND_REG_ECC_S0 ONENAND_MEMORY_MAP(0xFF02) 60*4882a593Smuzhiyun #define ONENAND_REG_ECC_M1 ONENAND_MEMORY_MAP(0xFF03) 61*4882a593Smuzhiyun #define ONENAND_REG_ECC_S1 ONENAND_MEMORY_MAP(0xFF04) 62*4882a593Smuzhiyun #define ONENAND_REG_ECC_M2 ONENAND_MEMORY_MAP(0xFF05) 63*4882a593Smuzhiyun #define ONENAND_REG_ECC_S2 ONENAND_MEMORY_MAP(0xFF06) 64*4882a593Smuzhiyun #define ONENAND_REG_ECC_M3 ONENAND_MEMORY_MAP(0xFF07) 65*4882a593Smuzhiyun #define ONENAND_REG_ECC_S3 ONENAND_MEMORY_MAP(0xFF08) 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* 68*4882a593Smuzhiyun * Device ID Register F001h (R) 69*4882a593Smuzhiyun */ 70*4882a593Smuzhiyun #define DEVICE_IS_FLEXONENAND (1 << 9) 71*4882a593Smuzhiyun #define FLEXONENAND_PI_MASK (0x3ff) 72*4882a593Smuzhiyun #define FLEXONENAND_PI_UNLOCK_SHIFT (14) 73*4882a593Smuzhiyun #define ONENAND_DEVICE_DENSITY_MASK (0xf) 74*4882a593Smuzhiyun #define ONENAND_DEVICE_DENSITY_SHIFT (4) 75*4882a593Smuzhiyun #define ONENAND_DEVICE_IS_DDP (1 << 3) 76*4882a593Smuzhiyun #define ONENAND_DEVICE_IS_DEMUX (1 << 2) 77*4882a593Smuzhiyun #define ONENAND_DEVICE_VCC_MASK (0x3) 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun #define ONENAND_DEVICE_DENSITY_512Mb (0x002) 80*4882a593Smuzhiyun #define ONENAND_DEVICE_DENSITY_1Gb (0x003) 81*4882a593Smuzhiyun #define ONENAND_DEVICE_DENSITY_2Gb (0x004) 82*4882a593Smuzhiyun #define ONENAND_DEVICE_DENSITY_4Gb (0x005) 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* 85*4882a593Smuzhiyun * Version ID Register F002h (R) 86*4882a593Smuzhiyun */ 87*4882a593Smuzhiyun #define ONENAND_VERSION_PROCESS_SHIFT (8) 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun /* 90*4882a593Smuzhiyun * Technology Register F006h (R) 91*4882a593Smuzhiyun */ 92*4882a593Smuzhiyun #define ONENAND_TECHNOLOGY_IS_MLC (1 << 0) 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* 95*4882a593Smuzhiyun * Start Address 1 F100h (R/W) 96*4882a593Smuzhiyun */ 97*4882a593Smuzhiyun #define ONENAND_DDP_SHIFT (15) 98*4882a593Smuzhiyun #define ONENAND_DDP_CHIP0 (0) 99*4882a593Smuzhiyun #define ONENAND_DDP_CHIP1 (1 << ONENAND_DDP_SHIFT) 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun /* 102*4882a593Smuzhiyun * Start Address 8 F107h (R/W) 103*4882a593Smuzhiyun */ 104*4882a593Smuzhiyun #define ONENAND_FPA_MASK (0x7f) 105*4882a593Smuzhiyun #define ONENAND_FPA_SHIFT (2) 106*4882a593Smuzhiyun #define ONENAND_FSA_MASK (0x03) 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /* 109*4882a593Smuzhiyun * Start Buffer Register F200h (R/W) 110*4882a593Smuzhiyun */ 111*4882a593Smuzhiyun #define ONENAND_BSA_MASK (0x03) 112*4882a593Smuzhiyun #define ONENAND_BSA_SHIFT (8) 113*4882a593Smuzhiyun #define ONENAND_BSA_BOOTRAM (0 << 2) 114*4882a593Smuzhiyun #define ONENAND_BSA_DATARAM0 (2 << 2) 115*4882a593Smuzhiyun #define ONENAND_BSA_DATARAM1 (3 << 2) 116*4882a593Smuzhiyun #define ONENAND_BSC_MASK (0x07) 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun /* 119*4882a593Smuzhiyun * Command Register F220h (R/W) 120*4882a593Smuzhiyun */ 121*4882a593Smuzhiyun #define ONENAND_CMD_READ (0x00) 122*4882a593Smuzhiyun #define ONENAND_CMD_READOOB (0x13) 123*4882a593Smuzhiyun #define ONENAND_CMD_PROG (0x80) 124*4882a593Smuzhiyun #define ONENAND_CMD_PROGOOB (0x1A) 125*4882a593Smuzhiyun #define ONENAND_CMD_2X_PROG (0x7D) 126*4882a593Smuzhiyun #define ONENAND_CMD_2X_CACHE_PROG (0x7F) 127*4882a593Smuzhiyun #define ONENAND_CMD_UNLOCK (0x23) 128*4882a593Smuzhiyun #define ONENAND_CMD_LOCK (0x2A) 129*4882a593Smuzhiyun #define ONENAND_CMD_LOCK_TIGHT (0x2C) 130*4882a593Smuzhiyun #define ONENAND_CMD_UNLOCK_ALL (0x27) 131*4882a593Smuzhiyun #define ONENAND_CMD_ERASE (0x94) 132*4882a593Smuzhiyun #define ONENAND_CMD_MULTIBLOCK_ERASE (0x95) 133*4882a593Smuzhiyun #define ONENAND_CMD_ERASE_VERIFY (0x71) 134*4882a593Smuzhiyun #define ONENAND_CMD_RESET (0xF0) 135*4882a593Smuzhiyun #define ONENAND_CMD_READID (0x90) 136*4882a593Smuzhiyun #define FLEXONENAND_CMD_RESET (0xF3) 137*4882a593Smuzhiyun #define FLEXONENAND_CMD_PI_UPDATE (0x05) 138*4882a593Smuzhiyun #define FLEXONENAND_CMD_PI_ACCESS (0x66) 139*4882a593Smuzhiyun #define FLEXONENAND_CMD_RECOVER_LSB (0x05) 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun /* NOTE: Those are not *REAL* commands */ 142*4882a593Smuzhiyun #define ONENAND_CMD_BUFFERRAM (0x1978) 143*4882a593Smuzhiyun #define FLEXONENAND_CMD_READ_PI (0x1985) 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun /* 146*4882a593Smuzhiyun * System Configuration 1 Register F221h (R, R/W) 147*4882a593Smuzhiyun */ 148*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_SYNC_READ (1 << 15) 149*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BRL_7 (7 << 12) 150*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BRL_6 (6 << 12) 151*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BRL_5 (5 << 12) 152*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BRL_4 (4 << 12) 153*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BRL_3 (3 << 12) 154*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BRL_10 (2 << 12) 155*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BRL_9 (1 << 12) 156*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BRL_8 (0 << 12) 157*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BRL_SHIFT (12) 158*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BL_32 (4 << 9) 159*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BL_16 (3 << 9) 160*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BL_8 (2 << 9) 161*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BL_4 (1 << 9) 162*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BL_CONT (0 << 9) 163*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_BL_SHIFT (9) 164*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_NO_ECC (1 << 8) 165*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_RDY (1 << 7) 166*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_INT (1 << 6) 167*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_IOBE (1 << 5) 168*4882a593Smuzhiyun #define ONENAND_SYS_CFG1_RDY_CONF (1 << 4) 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* 171*4882a593Smuzhiyun * Controller Status Register F240h (R) 172*4882a593Smuzhiyun */ 173*4882a593Smuzhiyun #define ONENAND_CTRL_ONGO (1 << 15) 174*4882a593Smuzhiyun #define ONENAND_CTRL_LOCK (1 << 14) 175*4882a593Smuzhiyun #define ONENAND_CTRL_LOAD (1 << 13) 176*4882a593Smuzhiyun #define ONENAND_CTRL_PROGRAM (1 << 12) 177*4882a593Smuzhiyun #define ONENAND_CTRL_ERASE (1 << 11) 178*4882a593Smuzhiyun #define ONENAND_CTRL_ERROR (1 << 10) 179*4882a593Smuzhiyun #define ONENAND_CTRL_RSTB (1 << 7) 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun /* 182*4882a593Smuzhiyun * Interrupt Status Register F241h (R) 183*4882a593Smuzhiyun */ 184*4882a593Smuzhiyun #define ONENAND_INT_MASTER (1 << 15) 185*4882a593Smuzhiyun #define ONENAND_INT_READ (1 << 7) 186*4882a593Smuzhiyun #define ONENAND_INT_WRITE (1 << 6) 187*4882a593Smuzhiyun #define ONENAND_INT_ERASE (1 << 5) 188*4882a593Smuzhiyun #define ONENAND_INT_RESET (1 << 4) 189*4882a593Smuzhiyun #define ONENAND_INT_CLEAR (0 << 0) 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun /* 192*4882a593Smuzhiyun * NAND Flash Write Protection Status Register F24Eh (R) 193*4882a593Smuzhiyun */ 194*4882a593Smuzhiyun #define ONENAND_WP_US (1 << 2) 195*4882a593Smuzhiyun #define ONENAND_WP_LS (1 << 1) 196*4882a593Smuzhiyun #define ONENAND_WP_LTS (1 << 0) 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun /* 199*4882a593Smuzhiyun * ECC Status Reigser FF00h (R) 200*4882a593Smuzhiyun */ 201*4882a593Smuzhiyun #define ONENAND_ECC_1BIT (1 << 0) 202*4882a593Smuzhiyun #define ONENAND_ECC_1BIT_ALL (0x5555) 203*4882a593Smuzhiyun #define ONENAND_ECC_2BIT (1 << 1) 204*4882a593Smuzhiyun #define ONENAND_ECC_2BIT_ALL (0xAAAA) 205*4882a593Smuzhiyun #define ONENAND_ECC_4BIT_UNCORRECTABLE (0x1010) 206*4882a593Smuzhiyun #define FLEXONENAND_UNCORRECTABLE_ERROR (0x1010) 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun #endif /* __ONENAND_REG_H */ 209