xref: /OK3568_Linux_fs/u-boot/include/gt64120.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2000, 2004, 2005  MIPS Technologies, Inc.
3*4882a593Smuzhiyun  *	All rights reserved.
4*4882a593Smuzhiyun  *	Authors: Carsten Langgaard <carstenl@mips.com>
5*4882a593Smuzhiyun  *		 Maciej W. Rozycki <macro@mips.com>
6*4882a593Smuzhiyun  * Copyright (C) 2005 Ralf Baechle (ralf@linux-mips.org)
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun #ifndef _ASM_GT64120_H
11*4882a593Smuzhiyun #define _ASM_GT64120_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define MSK(n)			((1 << (n)) - 1)
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun  *  Register offset addresses
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun /* CPU Configuration.  */
19*4882a593Smuzhiyun #define GT_CPU_OFS		0x000
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define GT_MULTI_OFS		0x120
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* CPU Address Decode.	*/
24*4882a593Smuzhiyun #define GT_SCS10LD_OFS		0x008
25*4882a593Smuzhiyun #define GT_SCS10HD_OFS		0x010
26*4882a593Smuzhiyun #define GT_SCS32LD_OFS		0x018
27*4882a593Smuzhiyun #define GT_SCS32HD_OFS		0x020
28*4882a593Smuzhiyun #define GT_CS20LD_OFS		0x028
29*4882a593Smuzhiyun #define GT_CS20HD_OFS		0x030
30*4882a593Smuzhiyun #define GT_CS3BOOTLD_OFS	0x038
31*4882a593Smuzhiyun #define GT_CS3BOOTHD_OFS	0x040
32*4882a593Smuzhiyun #define GT_PCI0IOLD_OFS		0x048
33*4882a593Smuzhiyun #define GT_PCI0IOHD_OFS		0x050
34*4882a593Smuzhiyun #define GT_PCI0M0LD_OFS		0x058
35*4882a593Smuzhiyun #define GT_PCI0M0HD_OFS		0x060
36*4882a593Smuzhiyun #define GT_ISD_OFS		0x068
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define GT_PCI0M1LD_OFS		0x080
39*4882a593Smuzhiyun #define GT_PCI0M1HD_OFS		0x088
40*4882a593Smuzhiyun #define GT_PCI1IOLD_OFS		0x090
41*4882a593Smuzhiyun #define GT_PCI1IOHD_OFS		0x098
42*4882a593Smuzhiyun #define GT_PCI1M0LD_OFS		0x0a0
43*4882a593Smuzhiyun #define GT_PCI1M0HD_OFS		0x0a8
44*4882a593Smuzhiyun #define GT_PCI1M1LD_OFS		0x0b0
45*4882a593Smuzhiyun #define GT_PCI1M1HD_OFS		0x0b8
46*4882a593Smuzhiyun #define GT_PCI1M1LD_OFS		0x0b0
47*4882a593Smuzhiyun #define GT_PCI1M1HD_OFS		0x0b8
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define GT_SCS10AR_OFS		0x0d0
50*4882a593Smuzhiyun #define GT_SCS32AR_OFS		0x0d8
51*4882a593Smuzhiyun #define GT_CS20R_OFS		0x0e0
52*4882a593Smuzhiyun #define GT_CS3BOOTR_OFS		0x0e8
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define GT_PCI0IOREMAP_OFS	0x0f0
55*4882a593Smuzhiyun #define GT_PCI0M0REMAP_OFS	0x0f8
56*4882a593Smuzhiyun #define GT_PCI0M1REMAP_OFS	0x100
57*4882a593Smuzhiyun #define GT_PCI1IOREMAP_OFS	0x108
58*4882a593Smuzhiyun #define GT_PCI1M0REMAP_OFS	0x110
59*4882a593Smuzhiyun #define GT_PCI1M1REMAP_OFS	0x118
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* CPU Error Report.  */
62*4882a593Smuzhiyun #define GT_CPUERR_ADDRLO_OFS	0x070
63*4882a593Smuzhiyun #define GT_CPUERR_ADDRHI_OFS	0x078
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define GT_CPUERR_DATALO_OFS	0x128			/* GT-64120A only  */
66*4882a593Smuzhiyun #define GT_CPUERR_DATAHI_OFS	0x130			/* GT-64120A only  */
67*4882a593Smuzhiyun #define GT_CPUERR_PARITY_OFS	0x138			/* GT-64120A only  */
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* CPU Sync Barrier.  */
70*4882a593Smuzhiyun #define GT_PCI0SYNC_OFS		0x0c0
71*4882a593Smuzhiyun #define GT_PCI1SYNC_OFS		0x0c8
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /* SDRAM and Device Address Decode.  */
74*4882a593Smuzhiyun #define GT_SCS0LD_OFS		0x400
75*4882a593Smuzhiyun #define GT_SCS0HD_OFS		0x404
76*4882a593Smuzhiyun #define GT_SCS1LD_OFS		0x408
77*4882a593Smuzhiyun #define GT_SCS1HD_OFS		0x40c
78*4882a593Smuzhiyun #define GT_SCS2LD_OFS		0x410
79*4882a593Smuzhiyun #define GT_SCS2HD_OFS		0x414
80*4882a593Smuzhiyun #define GT_SCS3LD_OFS		0x418
81*4882a593Smuzhiyun #define GT_SCS3HD_OFS		0x41c
82*4882a593Smuzhiyun #define GT_CS0LD_OFS		0x420
83*4882a593Smuzhiyun #define GT_CS0HD_OFS		0x424
84*4882a593Smuzhiyun #define GT_CS1LD_OFS		0x428
85*4882a593Smuzhiyun #define GT_CS1HD_OFS		0x42c
86*4882a593Smuzhiyun #define GT_CS2LD_OFS		0x430
87*4882a593Smuzhiyun #define GT_CS2HD_OFS		0x434
88*4882a593Smuzhiyun #define GT_CS3LD_OFS		0x438
89*4882a593Smuzhiyun #define GT_CS3HD_OFS		0x43c
90*4882a593Smuzhiyun #define GT_BOOTLD_OFS		0x440
91*4882a593Smuzhiyun #define GT_BOOTHD_OFS		0x444
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define GT_ADERR_OFS		0x470
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* SDRAM Configuration.	 */
96*4882a593Smuzhiyun #define GT_SDRAM_CFG_OFS	0x448
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define GT_SDRAM_OPMODE_OFS	0x474
99*4882a593Smuzhiyun #define GT_SDRAM_BM_OFS		0x478
100*4882a593Smuzhiyun #define GT_SDRAM_ADDRDECODE_OFS 0x47c
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /* SDRAM Parameters.  */
103*4882a593Smuzhiyun #define GT_SDRAM_B0_OFS		0x44c
104*4882a593Smuzhiyun #define GT_SDRAM_B1_OFS		0x450
105*4882a593Smuzhiyun #define GT_SDRAM_B2_OFS		0x454
106*4882a593Smuzhiyun #define GT_SDRAM_B3_OFS		0x458
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* Device Parameters.  */
109*4882a593Smuzhiyun #define GT_DEV_B0_OFS		0x45c
110*4882a593Smuzhiyun #define GT_DEV_B1_OFS		0x460
111*4882a593Smuzhiyun #define GT_DEV_B2_OFS		0x464
112*4882a593Smuzhiyun #define GT_DEV_B3_OFS		0x468
113*4882a593Smuzhiyun #define GT_DEV_BOOT_OFS		0x46c
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* ECC.	 */
116*4882a593Smuzhiyun #define GT_ECC_ERRDATALO	0x480			/* GT-64120A only  */
117*4882a593Smuzhiyun #define GT_ECC_ERRDATAHI	0x484			/* GT-64120A only  */
118*4882a593Smuzhiyun #define GT_ECC_MEM		0x488			/* GT-64120A only  */
119*4882a593Smuzhiyun #define GT_ECC_CALC		0x48c			/* GT-64120A only  */
120*4882a593Smuzhiyun #define GT_ECC_ERRADDR		0x490			/* GT-64120A only  */
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /* DMA Record.	*/
123*4882a593Smuzhiyun #define GT_DMA0_CNT_OFS		0x800
124*4882a593Smuzhiyun #define GT_DMA1_CNT_OFS		0x804
125*4882a593Smuzhiyun #define GT_DMA2_CNT_OFS		0x808
126*4882a593Smuzhiyun #define GT_DMA3_CNT_OFS		0x80c
127*4882a593Smuzhiyun #define GT_DMA0_SA_OFS		0x810
128*4882a593Smuzhiyun #define GT_DMA1_SA_OFS		0x814
129*4882a593Smuzhiyun #define GT_DMA2_SA_OFS		0x818
130*4882a593Smuzhiyun #define GT_DMA3_SA_OFS		0x81c
131*4882a593Smuzhiyun #define GT_DMA0_DA_OFS		0x820
132*4882a593Smuzhiyun #define GT_DMA1_DA_OFS		0x824
133*4882a593Smuzhiyun #define GT_DMA2_DA_OFS		0x828
134*4882a593Smuzhiyun #define GT_DMA3_DA_OFS		0x82c
135*4882a593Smuzhiyun #define GT_DMA0_NEXT_OFS	0x830
136*4882a593Smuzhiyun #define GT_DMA1_NEXT_OFS	0x834
137*4882a593Smuzhiyun #define GT_DMA2_NEXT_OFS	0x838
138*4882a593Smuzhiyun #define GT_DMA3_NEXT_OFS	0x83c
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define GT_DMA0_CUR_OFS		0x870
141*4882a593Smuzhiyun #define GT_DMA1_CUR_OFS		0x874
142*4882a593Smuzhiyun #define GT_DMA2_CUR_OFS		0x878
143*4882a593Smuzhiyun #define GT_DMA3_CUR_OFS		0x87c
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /* DMA Channel Control.	 */
146*4882a593Smuzhiyun #define GT_DMA0_CTRL_OFS	0x840
147*4882a593Smuzhiyun #define GT_DMA1_CTRL_OFS	0x844
148*4882a593Smuzhiyun #define GT_DMA2_CTRL_OFS	0x848
149*4882a593Smuzhiyun #define GT_DMA3_CTRL_OFS	0x84c
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* DMA Arbiter.	 */
152*4882a593Smuzhiyun #define GT_DMA_ARB_OFS		0x860
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /* Timer/Counter.  */
155*4882a593Smuzhiyun #define GT_TC0_OFS		0x850
156*4882a593Smuzhiyun #define GT_TC1_OFS		0x854
157*4882a593Smuzhiyun #define GT_TC2_OFS		0x858
158*4882a593Smuzhiyun #define GT_TC3_OFS		0x85c
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define GT_TC_CONTROL_OFS	0x864
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /* PCI Internal.  */
163*4882a593Smuzhiyun #define GT_PCI0_CMD_OFS		0xc00
164*4882a593Smuzhiyun #define GT_PCI0_TOR_OFS		0xc04
165*4882a593Smuzhiyun #define GT_PCI0_BS_SCS10_OFS	0xc08
166*4882a593Smuzhiyun #define GT_PCI0_BS_SCS32_OFS	0xc0c
167*4882a593Smuzhiyun #define GT_PCI0_BS_CS20_OFS	0xc10
168*4882a593Smuzhiyun #define GT_PCI0_BS_CS3BT_OFS	0xc14
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define GT_PCI1_IACK_OFS	0xc30
171*4882a593Smuzhiyun #define GT_PCI0_IACK_OFS	0xc34
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define GT_PCI0_BARE_OFS	0xc3c
174*4882a593Smuzhiyun #define GT_PCI0_PREFMBR_OFS	0xc40
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define GT_PCI0_SCS10_BAR_OFS	0xc48
177*4882a593Smuzhiyun #define GT_PCI0_SCS32_BAR_OFS	0xc4c
178*4882a593Smuzhiyun #define GT_PCI0_CS20_BAR_OFS	0xc50
179*4882a593Smuzhiyun #define GT_PCI0_CS3BT_BAR_OFS	0xc54
180*4882a593Smuzhiyun #define GT_PCI0_SSCS10_BAR_OFS	0xc58
181*4882a593Smuzhiyun #define GT_PCI0_SSCS32_BAR_OFS	0xc5c
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define GT_PCI0_SCS3BT_BAR_OFS	0xc64
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun #define GT_PCI1_CMD_OFS		0xc80
186*4882a593Smuzhiyun #define GT_PCI1_TOR_OFS		0xc84
187*4882a593Smuzhiyun #define GT_PCI1_BS_SCS10_OFS	0xc88
188*4882a593Smuzhiyun #define GT_PCI1_BS_SCS32_OFS	0xc8c
189*4882a593Smuzhiyun #define GT_PCI1_BS_CS20_OFS	0xc90
190*4882a593Smuzhiyun #define GT_PCI1_BS_CS3BT_OFS	0xc94
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun #define GT_PCI1_BARE_OFS	0xcbc
193*4882a593Smuzhiyun #define GT_PCI1_PREFMBR_OFS	0xcc0
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define GT_PCI1_SCS10_BAR_OFS	0xcc8
196*4882a593Smuzhiyun #define GT_PCI1_SCS32_BAR_OFS	0xccc
197*4882a593Smuzhiyun #define GT_PCI1_CS20_BAR_OFS	0xcd0
198*4882a593Smuzhiyun #define GT_PCI1_CS3BT_BAR_OFS	0xcd4
199*4882a593Smuzhiyun #define GT_PCI1_SSCS10_BAR_OFS	0xcd8
200*4882a593Smuzhiyun #define GT_PCI1_SSCS32_BAR_OFS	0xcdc
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define GT_PCI1_SCS3BT_BAR_OFS	0xce4
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define GT_PCI1_CFGADDR_OFS	0xcf0
205*4882a593Smuzhiyun #define GT_PCI1_CFGDATA_OFS	0xcf4
206*4882a593Smuzhiyun #define GT_PCI0_CFGADDR_OFS	0xcf8
207*4882a593Smuzhiyun #define GT_PCI0_CFGDATA_OFS	0xcfc
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /* Interrupts.	*/
210*4882a593Smuzhiyun #define GT_INTRCAUSE_OFS	0xc18
211*4882a593Smuzhiyun #define GT_INTRMASK_OFS		0xc1c
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define GT_PCI0_ICMASK_OFS	0xc24
214*4882a593Smuzhiyun #define GT_PCI0_SERR0MASK_OFS	0xc28
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define GT_CPU_INTSEL_OFS	0xc70
217*4882a593Smuzhiyun #define GT_PCI0_INTSEL_OFS	0xc74
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #define GT_HINTRCAUSE_OFS	0xc98
220*4882a593Smuzhiyun #define GT_HINTRMASK_OFS	0xc9c
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun #define GT_PCI0_HICMASK_OFS	0xca4
223*4882a593Smuzhiyun #define GT_PCI1_SERR1MASK_OFS	0xca8
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /*
227*4882a593Smuzhiyun  * I2O Support Registers
228*4882a593Smuzhiyun  */
229*4882a593Smuzhiyun #define INBOUND_MESSAGE_REGISTER0_PCI_SIDE		0x010
230*4882a593Smuzhiyun #define INBOUND_MESSAGE_REGISTER1_PCI_SIDE		0x014
231*4882a593Smuzhiyun #define OUTBOUND_MESSAGE_REGISTER0_PCI_SIDE		0x018
232*4882a593Smuzhiyun #define OUTBOUND_MESSAGE_REGISTER1_PCI_SIDE		0x01c
233*4882a593Smuzhiyun #define INBOUND_DOORBELL_REGISTER_PCI_SIDE		0x020
234*4882a593Smuzhiyun #define INBOUND_INTERRUPT_CAUSE_REGISTER_PCI_SIDE	0x024
235*4882a593Smuzhiyun #define INBOUND_INTERRUPT_MASK_REGISTER_PCI_SIDE	0x028
236*4882a593Smuzhiyun #define OUTBOUND_DOORBELL_REGISTER_PCI_SIDE		0x02c
237*4882a593Smuzhiyun #define OUTBOUND_INTERRUPT_CAUSE_REGISTER_PCI_SIDE	0x030
238*4882a593Smuzhiyun #define OUTBOUND_INTERRUPT_MASK_REGISTER_PCI_SIDE	0x034
239*4882a593Smuzhiyun #define INBOUND_QUEUE_PORT_VIRTUAL_REGISTER_PCI_SIDE	0x040
240*4882a593Smuzhiyun #define OUTBOUND_QUEUE_PORT_VIRTUAL_REGISTER_PCI_SIDE	0x044
241*4882a593Smuzhiyun #define QUEUE_CONTROL_REGISTER_PCI_SIDE			0x050
242*4882a593Smuzhiyun #define QUEUE_BASE_ADDRESS_REGISTER_PCI_SIDE		0x054
243*4882a593Smuzhiyun #define INBOUND_FREE_HEAD_POINTER_REGISTER_PCI_SIDE	0x060
244*4882a593Smuzhiyun #define INBOUND_FREE_TAIL_POINTER_REGISTER_PCI_SIDE	0x064
245*4882a593Smuzhiyun #define INBOUND_POST_HEAD_POINTER_REGISTER_PCI_SIDE	0x068
246*4882a593Smuzhiyun #define INBOUND_POST_TAIL_POINTER_REGISTER_PCI_SIDE	0x06c
247*4882a593Smuzhiyun #define OUTBOUND_FREE_HEAD_POINTER_REGISTER_PCI_SIDE	0x070
248*4882a593Smuzhiyun #define OUTBOUND_FREE_TAIL_POINTER_REGISTER_PCI_SIDE	0x074
249*4882a593Smuzhiyun #define OUTBOUND_POST_HEAD_POINTER_REGISTER_PCI_SIDE	0x078
250*4882a593Smuzhiyun #define OUTBOUND_POST_TAIL_POINTER_REGISTER_PCI_SIDE	0x07c
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun #define INBOUND_MESSAGE_REGISTER0_CPU_SIDE		0x1c10
253*4882a593Smuzhiyun #define INBOUND_MESSAGE_REGISTER1_CPU_SIDE		0x1c14
254*4882a593Smuzhiyun #define OUTBOUND_MESSAGE_REGISTER0_CPU_SIDE		0x1c18
255*4882a593Smuzhiyun #define OUTBOUND_MESSAGE_REGISTER1_CPU_SIDE		0x1c1c
256*4882a593Smuzhiyun #define INBOUND_DOORBELL_REGISTER_CPU_SIDE		0x1c20
257*4882a593Smuzhiyun #define INBOUND_INTERRUPT_CAUSE_REGISTER_CPU_SIDE	0x1c24
258*4882a593Smuzhiyun #define INBOUND_INTERRUPT_MASK_REGISTER_CPU_SIDE	0x1c28
259*4882a593Smuzhiyun #define OUTBOUND_DOORBELL_REGISTER_CPU_SIDE		0x1c2c
260*4882a593Smuzhiyun #define OUTBOUND_INTERRUPT_CAUSE_REGISTER_CPU_SIDE	0x1c30
261*4882a593Smuzhiyun #define OUTBOUND_INTERRUPT_MASK_REGISTER_CPU_SIDE	0x1c34
262*4882a593Smuzhiyun #define INBOUND_QUEUE_PORT_VIRTUAL_REGISTER_CPU_SIDE	0x1c40
263*4882a593Smuzhiyun #define OUTBOUND_QUEUE_PORT_VIRTUAL_REGISTER_CPU_SIDE	0x1c44
264*4882a593Smuzhiyun #define QUEUE_CONTROL_REGISTER_CPU_SIDE			0x1c50
265*4882a593Smuzhiyun #define QUEUE_BASE_ADDRESS_REGISTER_CPU_SIDE		0x1c54
266*4882a593Smuzhiyun #define INBOUND_FREE_HEAD_POINTER_REGISTER_CPU_SIDE	0x1c60
267*4882a593Smuzhiyun #define INBOUND_FREE_TAIL_POINTER_REGISTER_CPU_SIDE	0x1c64
268*4882a593Smuzhiyun #define INBOUND_POST_HEAD_POINTER_REGISTER_CPU_SIDE	0x1c68
269*4882a593Smuzhiyun #define INBOUND_POST_TAIL_POINTER_REGISTER_CPU_SIDE	0x1c6c
270*4882a593Smuzhiyun #define OUTBOUND_FREE_HEAD_POINTER_REGISTER_CPU_SIDE	0x1c70
271*4882a593Smuzhiyun #define OUTBOUND_FREE_TAIL_POINTER_REGISTER_CPU_SIDE	0x1c74
272*4882a593Smuzhiyun #define OUTBOUND_POST_HEAD_POINTER_REGISTER_CPU_SIDE	0x1c78
273*4882a593Smuzhiyun #define OUTBOUND_POST_TAIL_POINTER_REGISTER_CPU_SIDE	0x1c7c
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun /*
276*4882a593Smuzhiyun  *  Register encodings
277*4882a593Smuzhiyun  */
278*4882a593Smuzhiyun #define GT_CPU_ENDIAN_SHF	12
279*4882a593Smuzhiyun #define GT_CPU_ENDIAN_MSK	(MSK(1) << GT_CPU_ENDIAN_SHF)
280*4882a593Smuzhiyun #define GT_CPU_ENDIAN_BIT	GT_CPU_ENDIAN_MSK
281*4882a593Smuzhiyun #define GT_CPU_WR_SHF		16
282*4882a593Smuzhiyun #define GT_CPU_WR_MSK		(MSK(1) << GT_CPU_WR_SHF)
283*4882a593Smuzhiyun #define GT_CPU_WR_BIT		GT_CPU_WR_MSK
284*4882a593Smuzhiyun #define GT_CPU_WR_DXDXDXDX	0
285*4882a593Smuzhiyun #define GT_CPU_WR_DDDD		1
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #define GT_PCI_DCRM_SHF		21
289*4882a593Smuzhiyun #define GT_PCI_LD_SHF		0
290*4882a593Smuzhiyun #define GT_PCI_LD_MSK		(MSK(15) << GT_PCI_LD_SHF)
291*4882a593Smuzhiyun #define GT_PCI_HD_SHF		0
292*4882a593Smuzhiyun #define GT_PCI_HD_MSK		(MSK(7) << GT_PCI_HD_SHF)
293*4882a593Smuzhiyun #define GT_PCI_REMAP_SHF	0
294*4882a593Smuzhiyun #define GT_PCI_REMAP_MSK	(MSK(11) << GT_PCI_REMAP_SHF)
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun #define GT_CFGADDR_CFGEN_SHF	31
298*4882a593Smuzhiyun #define GT_CFGADDR_CFGEN_MSK	(MSK(1) << GT_CFGADDR_CFGEN_SHF)
299*4882a593Smuzhiyun #define GT_CFGADDR_CFGEN_BIT	GT_CFGADDR_CFGEN_MSK
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun #define GT_CFGADDR_BUSNUM_SHF	16
302*4882a593Smuzhiyun #define GT_CFGADDR_BUSNUM_MSK	(MSK(8) << GT_CFGADDR_BUSNUM_SHF)
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun #define GT_CFGADDR_DEVNUM_SHF	11
305*4882a593Smuzhiyun #define GT_CFGADDR_DEVNUM_MSK	(MSK(5) << GT_CFGADDR_DEVNUM_SHF)
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun #define GT_CFGADDR_FUNCNUM_SHF	8
308*4882a593Smuzhiyun #define GT_CFGADDR_FUNCNUM_MSK	(MSK(3) << GT_CFGADDR_FUNCNUM_SHF)
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun #define GT_CFGADDR_REGNUM_SHF	2
311*4882a593Smuzhiyun #define GT_CFGADDR_REGNUM_MSK	(MSK(6) << GT_CFGADDR_REGNUM_SHF)
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun #define GT_SDRAM_BM_ORDER_SHF	2
315*4882a593Smuzhiyun #define GT_SDRAM_BM_ORDER_MSK	(MSK(1) << GT_SDRAM_BM_ORDER_SHF)
316*4882a593Smuzhiyun #define GT_SDRAM_BM_ORDER_BIT	GT_SDRAM_BM_ORDER_MSK
317*4882a593Smuzhiyun #define GT_SDRAM_BM_ORDER_SUB	1
318*4882a593Smuzhiyun #define GT_SDRAM_BM_ORDER_LIN	0
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun #define GT_SDRAM_BM_RSVD_ALL1	0xffb
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #define GT_SDRAM_ADDRDECODE_ADDR_SHF	0
324*4882a593Smuzhiyun #define GT_SDRAM_ADDRDECODE_ADDR_MSK	(MSK(3) << GT_SDRAM_ADDRDECODE_ADDR_SHF)
325*4882a593Smuzhiyun #define GT_SDRAM_ADDRDECODE_ADDR_0	0
326*4882a593Smuzhiyun #define GT_SDRAM_ADDRDECODE_ADDR_1	1
327*4882a593Smuzhiyun #define GT_SDRAM_ADDRDECODE_ADDR_2	2
328*4882a593Smuzhiyun #define GT_SDRAM_ADDRDECODE_ADDR_3	3
329*4882a593Smuzhiyun #define GT_SDRAM_ADDRDECODE_ADDR_4	4
330*4882a593Smuzhiyun #define GT_SDRAM_ADDRDECODE_ADDR_5	5
331*4882a593Smuzhiyun #define GT_SDRAM_ADDRDECODE_ADDR_6	6
332*4882a593Smuzhiyun #define GT_SDRAM_ADDRDECODE_ADDR_7	7
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun #define GT_SDRAM_B0_CASLAT_SHF		0
336*4882a593Smuzhiyun #define GT_SDRAM_B0_CASLAT_MSK		(MSK(2) << GT_SDRAM_B0__SHF)
337*4882a593Smuzhiyun #define GT_SDRAM_B0_CASLAT_2		1
338*4882a593Smuzhiyun #define GT_SDRAM_B0_CASLAT_3		2
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun #define GT_SDRAM_B0_FTDIS_SHF		2
341*4882a593Smuzhiyun #define GT_SDRAM_B0_FTDIS_MSK		(MSK(1) << GT_SDRAM_B0_FTDIS_SHF)
342*4882a593Smuzhiyun #define GT_SDRAM_B0_FTDIS_BIT		GT_SDRAM_B0_FTDIS_MSK
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun #define GT_SDRAM_B0_SRASPRCHG_SHF	3
345*4882a593Smuzhiyun #define GT_SDRAM_B0_SRASPRCHG_MSK	(MSK(1) << GT_SDRAM_B0_SRASPRCHG_SHF)
346*4882a593Smuzhiyun #define GT_SDRAM_B0_SRASPRCHG_BIT	GT_SDRAM_B0_SRASPRCHG_MSK
347*4882a593Smuzhiyun #define GT_SDRAM_B0_SRASPRCHG_2		0
348*4882a593Smuzhiyun #define GT_SDRAM_B0_SRASPRCHG_3		1
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun #define GT_SDRAM_B0_B0COMPAB_SHF	4
351*4882a593Smuzhiyun #define GT_SDRAM_B0_B0COMPAB_MSK	(MSK(1) << GT_SDRAM_B0_B0COMPAB_SHF)
352*4882a593Smuzhiyun #define GT_SDRAM_B0_B0COMPAB_BIT	GT_SDRAM_B0_B0COMPAB_MSK
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun #define GT_SDRAM_B0_64BITINT_SHF	5
355*4882a593Smuzhiyun #define GT_SDRAM_B0_64BITINT_MSK	(MSK(1) << GT_SDRAM_B0_64BITINT_SHF)
356*4882a593Smuzhiyun #define GT_SDRAM_B0_64BITINT_BIT	GT_SDRAM_B0_64BITINT_MSK
357*4882a593Smuzhiyun #define GT_SDRAM_B0_64BITINT_2		0
358*4882a593Smuzhiyun #define GT_SDRAM_B0_64BITINT_4		1
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun #define GT_SDRAM_B0_BW_SHF		6
361*4882a593Smuzhiyun #define GT_SDRAM_B0_BW_MSK		(MSK(1) << GT_SDRAM_B0_BW_SHF)
362*4882a593Smuzhiyun #define GT_SDRAM_B0_BW_BIT		GT_SDRAM_B0_BW_MSK
363*4882a593Smuzhiyun #define GT_SDRAM_B0_BW_32		0
364*4882a593Smuzhiyun #define GT_SDRAM_B0_BW_64		1
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun #define GT_SDRAM_B0_BLODD_SHF		7
367*4882a593Smuzhiyun #define GT_SDRAM_B0_BLODD_MSK		(MSK(1) << GT_SDRAM_B0_BLODD_SHF)
368*4882a593Smuzhiyun #define GT_SDRAM_B0_BLODD_BIT		GT_SDRAM_B0_BLODD_MSK
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun #define GT_SDRAM_B0_PAR_SHF		8
371*4882a593Smuzhiyun #define GT_SDRAM_B0_PAR_MSK		(MSK(1) << GT_SDRAM_B0_PAR_SHF)
372*4882a593Smuzhiyun #define GT_SDRAM_B0_PAR_BIT		GT_SDRAM_B0_PAR_MSK
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun #define GT_SDRAM_B0_BYPASS_SHF		9
375*4882a593Smuzhiyun #define GT_SDRAM_B0_BYPASS_MSK		(MSK(1) << GT_SDRAM_B0_BYPASS_SHF)
376*4882a593Smuzhiyun #define GT_SDRAM_B0_BYPASS_BIT		GT_SDRAM_B0_BYPASS_MSK
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun #define GT_SDRAM_B0_SRAS2SCAS_SHF	10
379*4882a593Smuzhiyun #define GT_SDRAM_B0_SRAS2SCAS_MSK	(MSK(1) << GT_SDRAM_B0_SRAS2SCAS_SHF)
380*4882a593Smuzhiyun #define GT_SDRAM_B0_SRAS2SCAS_BIT	GT_SDRAM_B0_SRAS2SCAS_MSK
381*4882a593Smuzhiyun #define GT_SDRAM_B0_SRAS2SCAS_2		0
382*4882a593Smuzhiyun #define GT_SDRAM_B0_SRAS2SCAS_3		1
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun #define GT_SDRAM_B0_SIZE_SHF		11
385*4882a593Smuzhiyun #define GT_SDRAM_B0_SIZE_MSK		(MSK(1) << GT_SDRAM_B0_SIZE_SHF)
386*4882a593Smuzhiyun #define GT_SDRAM_B0_SIZE_BIT		GT_SDRAM_B0_SIZE_MSK
387*4882a593Smuzhiyun #define GT_SDRAM_B0_SIZE_16M		0
388*4882a593Smuzhiyun #define GT_SDRAM_B0_SIZE_64M		1
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun #define GT_SDRAM_B0_EXTPAR_SHF		12
391*4882a593Smuzhiyun #define GT_SDRAM_B0_EXTPAR_MSK		(MSK(1) << GT_SDRAM_B0_EXTPAR_SHF)
392*4882a593Smuzhiyun #define GT_SDRAM_B0_EXTPAR_BIT		GT_SDRAM_B0_EXTPAR_MSK
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun #define GT_SDRAM_B0_BLEN_SHF		13
395*4882a593Smuzhiyun #define GT_SDRAM_B0_BLEN_MSK		(MSK(1) << GT_SDRAM_B0_BLEN_SHF)
396*4882a593Smuzhiyun #define GT_SDRAM_B0_BLEN_BIT		GT_SDRAM_B0_BLEN_MSK
397*4882a593Smuzhiyun #define GT_SDRAM_B0_BLEN_8		0
398*4882a593Smuzhiyun #define GT_SDRAM_B0_BLEN_4		1
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun #define GT_SDRAM_CFG_REFINT_SHF		0
402*4882a593Smuzhiyun #define GT_SDRAM_CFG_REFINT_MSK		(MSK(14) << GT_SDRAM_CFG_REFINT_SHF)
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun #define GT_SDRAM_CFG_NINTERLEAVE_SHF	14
405*4882a593Smuzhiyun #define GT_SDRAM_CFG_NINTERLEAVE_MSK	(MSK(1) << GT_SDRAM_CFG_NINTERLEAVE_SHF)
406*4882a593Smuzhiyun #define GT_SDRAM_CFG_NINTERLEAVE_BIT	GT_SDRAM_CFG_NINTERLEAVE_MSK
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun #define GT_SDRAM_CFG_RMW_SHF		15
409*4882a593Smuzhiyun #define GT_SDRAM_CFG_RMW_MSK		(MSK(1) << GT_SDRAM_CFG_RMW_SHF)
410*4882a593Smuzhiyun #define GT_SDRAM_CFG_RMW_BIT		GT_SDRAM_CFG_RMW_MSK
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun #define GT_SDRAM_CFG_NONSTAGREF_SHF	16
413*4882a593Smuzhiyun #define GT_SDRAM_CFG_NONSTAGREF_MSK	(MSK(1) << GT_SDRAM_CFG_NONSTAGREF_SHF)
414*4882a593Smuzhiyun #define GT_SDRAM_CFG_NONSTAGREF_BIT	GT_SDRAM_CFG_NONSTAGREF_MSK
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun #define GT_SDRAM_CFG_DUPCNTL_SHF	19
417*4882a593Smuzhiyun #define GT_SDRAM_CFG_DUPCNTL_MSK	(MSK(1) << GT_SDRAM_CFG_DUPCNTL_SHF)
418*4882a593Smuzhiyun #define GT_SDRAM_CFG_DUPCNTL_BIT	GT_SDRAM_CFG_DUPCNTL_MSK
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun #define GT_SDRAM_CFG_DUPBA_SHF		20
421*4882a593Smuzhiyun #define GT_SDRAM_CFG_DUPBA_MSK		(MSK(1) << GT_SDRAM_CFG_DUPBA_SHF)
422*4882a593Smuzhiyun #define GT_SDRAM_CFG_DUPBA_BIT		GT_SDRAM_CFG_DUPBA_MSK
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun #define GT_SDRAM_CFG_DUPEOT0_SHF	21
425*4882a593Smuzhiyun #define GT_SDRAM_CFG_DUPEOT0_MSK	(MSK(1) << GT_SDRAM_CFG_DUPEOT0_SHF)
426*4882a593Smuzhiyun #define GT_SDRAM_CFG_DUPEOT0_BIT	GT_SDRAM_CFG_DUPEOT0_MSK
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun #define GT_SDRAM_CFG_DUPEOT1_SHF	22
429*4882a593Smuzhiyun #define GT_SDRAM_CFG_DUPEOT1_MSK	(MSK(1) << GT_SDRAM_CFG_DUPEOT1_SHF)
430*4882a593Smuzhiyun #define GT_SDRAM_CFG_DUPEOT1_BIT	GT_SDRAM_CFG_DUPEOT1_MSK
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun #define GT_SDRAM_OPMODE_OP_SHF		0
433*4882a593Smuzhiyun #define GT_SDRAM_OPMODE_OP_MSK		(MSK(3) << GT_SDRAM_OPMODE_OP_SHF)
434*4882a593Smuzhiyun #define GT_SDRAM_OPMODE_OP_NORMAL	0
435*4882a593Smuzhiyun #define GT_SDRAM_OPMODE_OP_NOP		1
436*4882a593Smuzhiyun #define GT_SDRAM_OPMODE_OP_PRCHG	2
437*4882a593Smuzhiyun #define GT_SDRAM_OPMODE_OP_MODE		3
438*4882a593Smuzhiyun #define GT_SDRAM_OPMODE_OP_CBR		4
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun #define GT_TC_CONTROL_ENTC0_SHF		0
441*4882a593Smuzhiyun #define GT_TC_CONTROL_ENTC0_MSK		(MSK(1) << GT_TC_CONTROL_ENTC0_SHF)
442*4882a593Smuzhiyun #define GT_TC_CONTROL_ENTC0_BIT		GT_TC_CONTROL_ENTC0_MSK
443*4882a593Smuzhiyun #define GT_TC_CONTROL_SELTC0_SHF	1
444*4882a593Smuzhiyun #define GT_TC_CONTROL_SELTC0_MSK	(MSK(1) << GT_TC_CONTROL_SELTC0_SHF)
445*4882a593Smuzhiyun #define GT_TC_CONTROL_SELTC0_BIT	GT_TC_CONTROL_SELTC0_MSK
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun #define GT_PCI0_BARE_SWSCS3BOOTDIS_SHF	0
449*4882a593Smuzhiyun #define GT_PCI0_BARE_SWSCS3BOOTDIS_MSK	\
450*4882a593Smuzhiyun 	(MSK(1) << GT_PCI0_BARE_SWSCS3BOOTDIS_SHF)
451*4882a593Smuzhiyun #define GT_PCI0_BARE_SWSCS3BOOTDIS_BIT	GT_PCI0_BARE_SWSCS3BOOTDIS_MSK
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun #define GT_PCI0_BARE_SWSCS32DIS_SHF	1
454*4882a593Smuzhiyun #define GT_PCI0_BARE_SWSCS32DIS_MSK	(MSK(1) << GT_PCI0_BARE_SWSCS32DIS_SHF)
455*4882a593Smuzhiyun #define GT_PCI0_BARE_SWSCS32DIS_BIT	GT_PCI0_BARE_SWSCS32DIS_MSK
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun #define GT_PCI0_BARE_SWSCS10DIS_SHF	2
458*4882a593Smuzhiyun #define GT_PCI0_BARE_SWSCS10DIS_MSK	(MSK(1) << GT_PCI0_BARE_SWSCS10DIS_SHF)
459*4882a593Smuzhiyun #define GT_PCI0_BARE_SWSCS10DIS_BIT	GT_PCI0_BARE_SWSCS10DIS_MSK
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun #define GT_PCI0_BARE_INTIODIS_SHF	3
462*4882a593Smuzhiyun #define GT_PCI0_BARE_INTIODIS_MSK	(MSK(1) << GT_PCI0_BARE_INTIODIS_SHF)
463*4882a593Smuzhiyun #define GT_PCI0_BARE_INTIODIS_BIT	GT_PCI0_BARE_INTIODIS_MSK
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun #define GT_PCI0_BARE_INTMEMDIS_SHF	4
466*4882a593Smuzhiyun #define GT_PCI0_BARE_INTMEMDIS_MSK	(MSK(1) << GT_PCI0_BARE_INTMEMDIS_SHF)
467*4882a593Smuzhiyun #define GT_PCI0_BARE_INTMEMDIS_BIT	GT_PCI0_BARE_INTMEMDIS_MSK
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun #define GT_PCI0_BARE_CS3BOOTDIS_SHF	5
470*4882a593Smuzhiyun #define GT_PCI0_BARE_CS3BOOTDIS_MSK	(MSK(1) << GT_PCI0_BARE_CS3BOOTDIS_SHF)
471*4882a593Smuzhiyun #define GT_PCI0_BARE_CS3BOOTDIS_BIT	GT_PCI0_BARE_CS3BOOTDIS_MSK
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun #define GT_PCI0_BARE_CS20DIS_SHF	6
474*4882a593Smuzhiyun #define GT_PCI0_BARE_CS20DIS_MSK	(MSK(1) << GT_PCI0_BARE_CS20DIS_SHF)
475*4882a593Smuzhiyun #define GT_PCI0_BARE_CS20DIS_BIT	GT_PCI0_BARE_CS20DIS_MSK
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun #define GT_PCI0_BARE_SCS32DIS_SHF	7
478*4882a593Smuzhiyun #define GT_PCI0_BARE_SCS32DIS_MSK	(MSK(1) << GT_PCI0_BARE_SCS32DIS_SHF)
479*4882a593Smuzhiyun #define GT_PCI0_BARE_SCS32DIS_BIT	GT_PCI0_BARE_SCS32DIS_MSK
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun #define GT_PCI0_BARE_SCS10DIS_SHF	8
482*4882a593Smuzhiyun #define GT_PCI0_BARE_SCS10DIS_MSK	(MSK(1) << GT_PCI0_BARE_SCS10DIS_SHF)
483*4882a593Smuzhiyun #define GT_PCI0_BARE_SCS10DIS_BIT	GT_PCI0_BARE_SCS10DIS_MSK
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun #define GT_INTRCAUSE_MASABORT0_SHF	18
487*4882a593Smuzhiyun #define GT_INTRCAUSE_MASABORT0_MSK	(MSK(1) << GT_INTRCAUSE_MASABORT0_SHF)
488*4882a593Smuzhiyun #define GT_INTRCAUSE_MASABORT0_BIT	GT_INTRCAUSE_MASABORT0_MSK
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun #define GT_INTRCAUSE_TARABORT0_SHF	19
491*4882a593Smuzhiyun #define GT_INTRCAUSE_TARABORT0_MSK	(MSK(1) << GT_INTRCAUSE_TARABORT0_SHF)
492*4882a593Smuzhiyun #define GT_INTRCAUSE_TARABORT0_BIT	GT_INTRCAUSE_TARABORT0_MSK
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun #define GT_PCI0_CFGADDR_REGNUM_SHF	2
496*4882a593Smuzhiyun #define GT_PCI0_CFGADDR_REGNUM_MSK	(MSK(6) << GT_PCI0_CFGADDR_REGNUM_SHF)
497*4882a593Smuzhiyun #define GT_PCI0_CFGADDR_FUNCTNUM_SHF	8
498*4882a593Smuzhiyun #define GT_PCI0_CFGADDR_FUNCTNUM_MSK	(MSK(3) << GT_PCI0_CFGADDR_FUNCTNUM_SHF)
499*4882a593Smuzhiyun #define GT_PCI0_CFGADDR_DEVNUM_SHF	11
500*4882a593Smuzhiyun #define GT_PCI0_CFGADDR_DEVNUM_MSK	(MSK(5) << GT_PCI0_CFGADDR_DEVNUM_SHF)
501*4882a593Smuzhiyun #define GT_PCI0_CFGADDR_BUSNUM_SHF	16
502*4882a593Smuzhiyun #define GT_PCI0_CFGADDR_BUSNUM_MSK	(MSK(8) << GT_PCI0_CFGADDR_BUSNUM_SHF)
503*4882a593Smuzhiyun #define GT_PCI0_CFGADDR_CONFIGEN_SHF	31
504*4882a593Smuzhiyun #define GT_PCI0_CFGADDR_CONFIGEN_MSK	(MSK(1) << GT_PCI0_CFGADDR_CONFIGEN_SHF)
505*4882a593Smuzhiyun #define GT_PCI0_CFGADDR_CONFIGEN_BIT	GT_PCI0_CFGADDR_CONFIGEN_MSK
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun #define GT_PCI0_CMD_MBYTESWAP_SHF	0
508*4882a593Smuzhiyun #define GT_PCI0_CMD_MBYTESWAP_MSK	(MSK(1) << GT_PCI0_CMD_MBYTESWAP_SHF)
509*4882a593Smuzhiyun #define GT_PCI0_CMD_MBYTESWAP_BIT	GT_PCI0_CMD_MBYTESWAP_MSK
510*4882a593Smuzhiyun #define GT_PCI0_CMD_MWORDSWAP_SHF	10
511*4882a593Smuzhiyun #define GT_PCI0_CMD_MWORDSWAP_MSK	(MSK(1) << GT_PCI0_CMD_MWORDSWAP_SHF)
512*4882a593Smuzhiyun #define GT_PCI0_CMD_MWORDSWAP_BIT	GT_PCI0_CMD_MWORDSWAP_MSK
513*4882a593Smuzhiyun #define GT_PCI0_CMD_SBYTESWAP_SHF	16
514*4882a593Smuzhiyun #define GT_PCI0_CMD_SBYTESWAP_MSK	(MSK(1) << GT_PCI0_CMD_SBYTESWAP_SHF)
515*4882a593Smuzhiyun #define GT_PCI0_CMD_SBYTESWAP_BIT	GT_PCI0_CMD_SBYTESWAP_MSK
516*4882a593Smuzhiyun #define GT_PCI0_CMD_SWORDSWAP_SHF	11
517*4882a593Smuzhiyun #define GT_PCI0_CMD_SWORDSWAP_MSK	(MSK(1) << GT_PCI0_CMD_SWORDSWAP_SHF)
518*4882a593Smuzhiyun #define GT_PCI0_CMD_SWORDSWAP_BIT	GT_PCI0_CMD_SWORDSWAP_MSK
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun #define GT_INTR_T0EXP_SHF		8
521*4882a593Smuzhiyun #define GT_INTR_T0EXP_MSK		(MSK(1) << GT_INTR_T0EXP_SHF)
522*4882a593Smuzhiyun #define GT_INTR_T0EXP_BIT		GT_INTR_T0EXP_MSK
523*4882a593Smuzhiyun #define GT_INTR_RETRYCTR0_SHF		20
524*4882a593Smuzhiyun #define GT_INTR_RETRYCTR0_MSK		(MSK(1) << GT_INTR_RETRYCTR0_SHF)
525*4882a593Smuzhiyun #define GT_INTR_RETRYCTR0_BIT		GT_INTR_RETRYCTR0_MSK
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun /*
528*4882a593Smuzhiyun  *  Misc
529*4882a593Smuzhiyun  */
530*4882a593Smuzhiyun #define GT_DEF_PCI0_IO_BASE	0x10000000
531*4882a593Smuzhiyun #define GT_DEF_PCI0_IO_SIZE	0x02000000
532*4882a593Smuzhiyun #define GT_DEF_PCI0_MEM0_BASE	0x12000000
533*4882a593Smuzhiyun #define GT_DEF_PCI0_MEM0_SIZE	0x02000000
534*4882a593Smuzhiyun #define GT_DEF_BASE		0x14000000
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun #define GT_MAX_BANKSIZE		(256 * 1024 * 1024)	/* Max 256MB bank  */
537*4882a593Smuzhiyun #define GT_LATTIM_MIN		6			/* Minimum lat	*/
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun #endif /* _ASM_GT64120_H */
540