1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2009-2011 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * Dave Liu <daveliu@freescale.com> 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef __TGEC_H__ 9*4882a593Smuzhiyun #define __TGEC_H__ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #include <phy.h> 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun struct tgec { 14*4882a593Smuzhiyun /* 10GEC general control and status registers */ 15*4882a593Smuzhiyun u32 tgec_id; /* Controller ID register */ 16*4882a593Smuzhiyun u32 res0; 17*4882a593Smuzhiyun u32 command_config; /* Control and configuration register */ 18*4882a593Smuzhiyun u32 mac_addr_0; /* Lower 32 bits of 48-bit MAC address */ 19*4882a593Smuzhiyun u32 mac_addr_1; /* Upper 16 bits of 48-bit MAC address */ 20*4882a593Smuzhiyun u32 maxfrm; /* Maximum frame length register */ 21*4882a593Smuzhiyun u32 pause_quant; /* Pause quanta register */ 22*4882a593Smuzhiyun u32 res1[4]; 23*4882a593Smuzhiyun u32 hashtable_ctrl; /* Hash table control register */ 24*4882a593Smuzhiyun u32 res2[4]; 25*4882a593Smuzhiyun u32 status; /* MAC status register */ 26*4882a593Smuzhiyun u32 tx_ipg_length; /* Transmitter inter-packet-gap register */ 27*4882a593Smuzhiyun u32 mac_addr_2; /* Lower 32 bits of the 2nd 48-bit MAC addr */ 28*4882a593Smuzhiyun u32 mac_addr_3; /* Upper 16 bits of the 2nd 48-bit MAC addr */ 29*4882a593Smuzhiyun u32 res3[4]; 30*4882a593Smuzhiyun u32 imask; /* Interrupt mask register */ 31*4882a593Smuzhiyun u32 ievent; /* Interrupt event register */ 32*4882a593Smuzhiyun u32 res4[6]; 33*4882a593Smuzhiyun /* 10GEC statistics counter registers */ 34*4882a593Smuzhiyun u32 tx_frame_u; /* Tx frame counter upper */ 35*4882a593Smuzhiyun u32 tx_frame_l; /* Tx frame counter lower */ 36*4882a593Smuzhiyun u32 rx_frame_u; /* Rx frame counter upper */ 37*4882a593Smuzhiyun u32 rx_frame_l; /* Rx frame counter lower */ 38*4882a593Smuzhiyun u32 rx_frame_crc_err_u; /* Rx frame check sequence error upper */ 39*4882a593Smuzhiyun u32 rx_frame_crc_err_l; /* Rx frame check sequence error lower */ 40*4882a593Smuzhiyun u32 rx_align_err_u; /* Rx alignment error upper */ 41*4882a593Smuzhiyun u32 rx_align_err_l; /* Rx alignment error lower */ 42*4882a593Smuzhiyun u32 tx_pause_frame_u; /* Tx valid pause frame upper */ 43*4882a593Smuzhiyun u32 tx_pause_frame_l; /* Tx valid pause frame lower */ 44*4882a593Smuzhiyun u32 rx_pause_frame_u; /* Rx valid pause frame upper */ 45*4882a593Smuzhiyun u32 rx_pause_frame_l; /* Rx valid pause frame upper */ 46*4882a593Smuzhiyun u32 rx_long_err_u; /* Rx too long frame error upper */ 47*4882a593Smuzhiyun u32 rx_long_err_l; /* Rx too long frame error lower */ 48*4882a593Smuzhiyun u32 rx_frame_err_u; /* Rx frame length error upper */ 49*4882a593Smuzhiyun u32 rx_frame_err_l; /* Rx frame length error lower */ 50*4882a593Smuzhiyun u32 tx_vlan_u; /* Tx VLAN frame upper */ 51*4882a593Smuzhiyun u32 tx_vlan_l; /* Tx VLAN frame lower */ 52*4882a593Smuzhiyun u32 rx_vlan_u; /* Rx VLAN frame upper */ 53*4882a593Smuzhiyun u32 rx_vlan_l; /* Rx VLAN frame lower */ 54*4882a593Smuzhiyun u32 tx_oct_u; /* Tx octets upper */ 55*4882a593Smuzhiyun u32 tx_oct_l; /* Tx octets lower */ 56*4882a593Smuzhiyun u32 rx_oct_u; /* Rx octets upper */ 57*4882a593Smuzhiyun u32 rx_oct_l; /* Rx octets lower */ 58*4882a593Smuzhiyun u32 rx_uni_u; /* Rx unicast frame upper */ 59*4882a593Smuzhiyun u32 rx_uni_l; /* Rx unicast frame lower */ 60*4882a593Smuzhiyun u32 rx_multi_u; /* Rx multicast frame upper */ 61*4882a593Smuzhiyun u32 rx_multi_l; /* Rx multicast frame lower */ 62*4882a593Smuzhiyun u32 rx_brd_u; /* Rx broadcast frame upper */ 63*4882a593Smuzhiyun u32 rx_brd_l; /* Rx broadcast frame lower */ 64*4882a593Smuzhiyun u32 tx_frame_err_u; /* Tx frame error upper */ 65*4882a593Smuzhiyun u32 tx_frame_err_l; /* Tx frame error lower */ 66*4882a593Smuzhiyun u32 tx_uni_u; /* Tx unicast frame upper */ 67*4882a593Smuzhiyun u32 tx_uni_l; /* Tx unicast frame lower */ 68*4882a593Smuzhiyun u32 tx_multi_u; /* Tx multicast frame upper */ 69*4882a593Smuzhiyun u32 tx_multi_l; /* Tx multicast frame lower */ 70*4882a593Smuzhiyun u32 tx_brd_u; /* Tx broadcast frame upper */ 71*4882a593Smuzhiyun u32 tx_brd_l; /* Tx broadcast frame lower */ 72*4882a593Smuzhiyun u32 rx_drop_u; /* Rx dropped packets upper */ 73*4882a593Smuzhiyun u32 rx_drop_l; /* Rx dropped packets lower */ 74*4882a593Smuzhiyun u32 rx_eoct_u; /* Rx ethernet octets upper */ 75*4882a593Smuzhiyun u32 rx_eoct_l; /* Rx ethernet octets lower */ 76*4882a593Smuzhiyun u32 rx_pkt_u; /* Rx packets upper */ 77*4882a593Smuzhiyun u32 rx_pkt_l; /* Rx packets lower */ 78*4882a593Smuzhiyun u32 tx_undsz_u; /* Undersized packet upper */ 79*4882a593Smuzhiyun u32 tx_undsz_l; /* Undersized packet lower */ 80*4882a593Smuzhiyun u32 rx_64_u; /* Rx 64 oct packet upper */ 81*4882a593Smuzhiyun u32 rx_64_l; /* Rx 64 oct packet lower */ 82*4882a593Smuzhiyun u32 rx_127_u; /* Rx 65 to 127 oct packet upper */ 83*4882a593Smuzhiyun u32 rx_127_l; /* Rx 65 to 127 oct packet lower */ 84*4882a593Smuzhiyun u32 rx_255_u; /* Rx 128 to 255 oct packet upper */ 85*4882a593Smuzhiyun u32 rx_255_l; /* Rx 128 to 255 oct packet lower */ 86*4882a593Smuzhiyun u32 rx_511_u; /* Rx 256 to 511 oct packet upper */ 87*4882a593Smuzhiyun u32 rx_511_l; /* Rx 256 to 511 oct packet lower */ 88*4882a593Smuzhiyun u32 rx_1023_u; /* Rx 512 to 1023 oct packet upper */ 89*4882a593Smuzhiyun u32 rx_1023_l; /* Rx 512 to 1023 oct packet lower */ 90*4882a593Smuzhiyun u32 rx_1518_u; /* Rx 1024 to 1518 oct packet upper */ 91*4882a593Smuzhiyun u32 rx_1518_l; /* Rx 1024 to 1518 oct packet lower */ 92*4882a593Smuzhiyun u32 rx_1519_u; /* Rx 1519 to max oct packet upper */ 93*4882a593Smuzhiyun u32 rx_1519_l; /* Rx 1519 to max oct packet lower */ 94*4882a593Smuzhiyun u32 tx_oversz_u; /* oversized packet upper */ 95*4882a593Smuzhiyun u32 tx_oversz_l; /* oversized packet lower */ 96*4882a593Smuzhiyun u32 tx_jabber_u; /* Jabber packet upper */ 97*4882a593Smuzhiyun u32 tx_jabber_l; /* Jabber packet lower */ 98*4882a593Smuzhiyun u32 tx_frag_u; /* Fragment packet upper */ 99*4882a593Smuzhiyun u32 tx_frag_l; /* Fragment packet lower */ 100*4882a593Smuzhiyun u32 rx_err_u; /* Rx frame error upper */ 101*4882a593Smuzhiyun u32 rx_err_l; /* Rx frame error lower */ 102*4882a593Smuzhiyun u32 res5[0x39a]; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun /* EC10G_ID - 10-gigabit ethernet MAC controller ID */ 106*4882a593Smuzhiyun #define EC10G_ID_VER_MASK 0x0000ff00 107*4882a593Smuzhiyun #define EC10G_ID_VER_SHIFT 8 108*4882a593Smuzhiyun #define EC10G_ID_REV_MASK 0x000000ff 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /* COMMAND_CONFIG - command and configuration register */ 111*4882a593Smuzhiyun #define TGEC_CMD_CFG_EN_TIMESTAMP 0x00100000 /* enable IEEE1588 */ 112*4882a593Smuzhiyun #define TGEC_CMD_CFG_TX_ADDR_INS_SEL 0x00080000 /* Tx mac addr w/ second */ 113*4882a593Smuzhiyun #define TGEC_CMD_CFG_NO_LEN_CHK 0x00020000 /* payload len chk disable */ 114*4882a593Smuzhiyun #define TGEC_CMD_CFG_SEND_IDLE 0x00010000 /* send XGMII idle seqs */ 115*4882a593Smuzhiyun #define TGEC_CMD_CFG_RX_ER_DISC 0x00004000 /* Rx err frm discard enb */ 116*4882a593Smuzhiyun #define TGEC_CMD_CFG_CMD_FRM_EN 0x00002000 /* CMD frame RX enable */ 117*4882a593Smuzhiyun #define TGEC_CMD_CFG_STAT_CLR 0x00001000 /* clear stats */ 118*4882a593Smuzhiyun #define TGEC_CMD_CFG_TX_ADDR_INS 0x00000200 /* overwrite src MAC addr */ 119*4882a593Smuzhiyun #define TGEC_CMD_CFG_PAUSE_IGNORE 0x00000100 /* ignore pause frames */ 120*4882a593Smuzhiyun #define TGEC_CMD_CFG_PAUSE_FWD 0x00000080 /* fwd pause frames */ 121*4882a593Smuzhiyun #define TGEC_CMD_CFG_CRC_FWD 0x00000040 /* fwd Rx CRC frames */ 122*4882a593Smuzhiyun #define TGEC_CMD_CFG_PAD_EN 0x00000020 /* MAC remove Rx padding */ 123*4882a593Smuzhiyun #define TGEC_CMD_CFG_PROM_EN 0x00000010 /* promiscuous mode enable */ 124*4882a593Smuzhiyun #define TGEC_CMD_CFG_WAN_MODE 0x00000008 /* WAN mode enable */ 125*4882a593Smuzhiyun #define TGEC_CMD_CFG_RX_EN 0x00000002 /* MAC Rx path enable */ 126*4882a593Smuzhiyun #define TGEC_CMD_CFG_TX_EN 0x00000001 /* MAC Tx path enable */ 127*4882a593Smuzhiyun #define TGEC_CMD_CFG_RXTX_EN (TGEC_CMD_CFG_RX_EN | TGEC_CMD_CFG_TX_EN) 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* HASHTABLE_CTRL - Hashtable control register */ 130*4882a593Smuzhiyun #define HASHTABLE_CTRL_MCAST_EN 0x00000200 /* enable mulitcast Rx hash */ 131*4882a593Smuzhiyun #define HASHTABLE_CTRL_ADDR_MASK 0x000001ff 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun /* TX_IPG_LENGTH - Transmit inter-packet gap length register */ 134*4882a593Smuzhiyun #define TX_IPG_LENGTH_IPG_LEN_MASK 0x000003ff 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun /* IMASK - interrupt mask register */ 137*4882a593Smuzhiyun #define IMASK_MDIO_SCAN_EVENT 0x00010000 /* MDIO scan event mask */ 138*4882a593Smuzhiyun #define IMASK_MDIO_CMD_CMPL 0x00008000 /* MDIO cmd completion mask */ 139*4882a593Smuzhiyun #define IMASK_REM_FAULT 0x00004000 /* remote fault mask */ 140*4882a593Smuzhiyun #define IMASK_LOC_FAULT 0x00002000 /* local fault mask */ 141*4882a593Smuzhiyun #define IMASK_TX_ECC_ER 0x00001000 /* Tx frame ECC error mask */ 142*4882a593Smuzhiyun #define IMASK_TX_FIFO_UNFL 0x00000800 /* Tx FIFO underflow mask */ 143*4882a593Smuzhiyun #define IMASK_TX_ER 0x00000200 /* Tx frame error mask */ 144*4882a593Smuzhiyun #define IMASK_RX_FIFO_OVFL 0x00000100 /* Rx FIFO overflow mask */ 145*4882a593Smuzhiyun #define IMASK_RX_ECC_ER 0x00000080 /* Rx frame ECC error mask */ 146*4882a593Smuzhiyun #define IMASK_RX_JAB_FRM 0x00000040 /* Rx jabber frame mask */ 147*4882a593Smuzhiyun #define IMASK_RX_OVRSZ_FRM 0x00000020 /* Rx oversized frame mask */ 148*4882a593Smuzhiyun #define IMASK_RX_RUNT_FRM 0x00000010 /* Rx runt frame mask */ 149*4882a593Smuzhiyun #define IMASK_RX_FRAG_FRM 0x00000008 /* Rx fragment frame mask */ 150*4882a593Smuzhiyun #define IMASK_RX_LEN_ER 0x00000004 /* Rx payload length error mask */ 151*4882a593Smuzhiyun #define IMASK_RX_CRC_ER 0x00000002 /* Rx CRC error mask */ 152*4882a593Smuzhiyun #define IMASK_RX_ALIGN_ER 0x00000001 /* Rx alignment error mask */ 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun #define IMASK_MASK_ALL 0x00000000 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun /* IEVENT - interrupt event register */ 157*4882a593Smuzhiyun #define IEVENT_MDIO_SCAN_EVENT 0x00010000 /* MDIO scan event */ 158*4882a593Smuzhiyun #define IEVENT_MDIO_CMD_CMPL 0x00008000 /* MDIO cmd completion */ 159*4882a593Smuzhiyun #define IEVENT_REM_FAULT 0x00004000 /* remote fault */ 160*4882a593Smuzhiyun #define IEVENT_LOC_FAULT 0x00002000 /* local fault */ 161*4882a593Smuzhiyun #define IEVENT_TX_ECC_ER 0x00001000 /* Tx frame ECC error */ 162*4882a593Smuzhiyun #define IEVENT_TX_FIFO_UNFL 0x00000800 /* Tx FIFO underflow */ 163*4882a593Smuzhiyun #define IEVENT_TX_ER 0x00000200 /* Tx frame error */ 164*4882a593Smuzhiyun #define IEVENT_RX_FIFO_OVFL 0x00000100 /* Rx FIFO overflow */ 165*4882a593Smuzhiyun #define IEVENT_RX_ECC_ER 0x00000080 /* Rx frame ECC error */ 166*4882a593Smuzhiyun #define IEVENT_RX_JAB_FRM 0x00000040 /* Rx jabber frame */ 167*4882a593Smuzhiyun #define IEVENT_RX_OVRSZ_FRM 0x00000020 /* Rx oversized frame */ 168*4882a593Smuzhiyun #define IEVENT_RX_RUNT_FRM 0x00000010 /* Rx runt frame */ 169*4882a593Smuzhiyun #define IEVENT_RX_FRAG_FRM 0x00000008 /* Rx fragment frame */ 170*4882a593Smuzhiyun #define IEVENT_RX_LEN_ER 0x00000004 /* Rx payload length error */ 171*4882a593Smuzhiyun #define IEVENT_RX_CRC_ER 0x00000002 /* Rx CRC error */ 172*4882a593Smuzhiyun #define IEVENT_RX_ALIGN_ER 0x00000001 /* Rx alignment error */ 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun #define IEVENT_CLEAR_ALL 0xffffffff 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun struct tgec_mdio_controller { 177*4882a593Smuzhiyun u32 res0[0xc]; 178*4882a593Smuzhiyun u32 mdio_stat; /* MDIO configuration and status */ 179*4882a593Smuzhiyun u32 mdio_ctl; /* MDIO control */ 180*4882a593Smuzhiyun u32 mdio_data; /* MDIO data */ 181*4882a593Smuzhiyun u32 mdio_addr; /* MDIO address */ 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun #define MDIO_STAT_CLKDIV(x) (((x>>1) & 0xff) << 8) 185*4882a593Smuzhiyun #define MDIO_STAT_BSY (1 << 0) 186*4882a593Smuzhiyun #define MDIO_STAT_RD_ER (1 << 1) 187*4882a593Smuzhiyun #define MDIO_CTL_DEV_ADDR(x) (x & 0x1f) 188*4882a593Smuzhiyun #define MDIO_CTL_PORT_ADDR(x) ((x & 0x1f) << 5) 189*4882a593Smuzhiyun #define MDIO_CTL_PRE_DIS (1 << 10) 190*4882a593Smuzhiyun #define MDIO_CTL_SCAN_EN (1 << 11) 191*4882a593Smuzhiyun #define MDIO_CTL_POST_INC (1 << 14) 192*4882a593Smuzhiyun #define MDIO_CTL_READ (1 << 15) 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun #define MDIO_DATA(x) (x & 0xffff) 195*4882a593Smuzhiyun #define MDIO_DATA_BSY (1 << 31) 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun struct fsl_enet_mac; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun void init_tgec(struct fsl_enet_mac *mac, void *base, void *phyregs, 200*4882a593Smuzhiyun int max_rx_len); 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun #endif 203