xref: /OK3568_Linux_fs/u-boot/include/fsl_ifc.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2010-2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  * Author: Dipen Dudhat <dipen.dudhat@freescale.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef __FSL_IFC_H
9*4882a593Smuzhiyun #define __FSL_IFC_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifdef CONFIG_FSL_IFC
12*4882a593Smuzhiyun #include <config.h>
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #ifdef CONFIG_ARM
15*4882a593Smuzhiyun #include <asm/arch/soc.h>
16*4882a593Smuzhiyun #endif
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define FSL_IFC_V1_1_0	0x01010000
19*4882a593Smuzhiyun #define FSL_IFC_V2_0_0	0x02000000
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_IFC_LE
22*4882a593Smuzhiyun #define ifc_in32(a)       in_le32(a)
23*4882a593Smuzhiyun #define ifc_out32(a, v)   out_le32(a, v)
24*4882a593Smuzhiyun #define ifc_in16(a)       in_le16(a)
25*4882a593Smuzhiyun #define ifc_out16(a, v)   out_le16(a, v)
26*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_IFC_BE)
27*4882a593Smuzhiyun #define ifc_in32(a)       in_be32(a)
28*4882a593Smuzhiyun #define ifc_out32(a, v)   out_be32(a, v)
29*4882a593Smuzhiyun #define ifc_in16(a)       in_be16(a)
30*4882a593Smuzhiyun #define ifc_out16(a, v)   out_be16(a, v)
31*4882a593Smuzhiyun #else
32*4882a593Smuzhiyun #error Neither CONFIG_SYS_FSL_IFC_LE nor CONFIG_SYS_FSL_IFC_BE is defined
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /*
37*4882a593Smuzhiyun  * CSPR - Chip Select Property Register
38*4882a593Smuzhiyun  */
39*4882a593Smuzhiyun #define CSPR_BA				0xFFFF0000
40*4882a593Smuzhiyun #define CSPR_BA_SHIFT			16
41*4882a593Smuzhiyun #define CSPR_PORT_SIZE			0x00000180
42*4882a593Smuzhiyun #define CSPR_PORT_SIZE_SHIFT		7
43*4882a593Smuzhiyun /* Port Size 8 bit */
44*4882a593Smuzhiyun #define CSPR_PORT_SIZE_8		0x00000080
45*4882a593Smuzhiyun /* Port Size 16 bit */
46*4882a593Smuzhiyun #define CSPR_PORT_SIZE_16		0x00000100
47*4882a593Smuzhiyun /* Port Size 32 bit */
48*4882a593Smuzhiyun #define CSPR_PORT_SIZE_32		0x00000180
49*4882a593Smuzhiyun /* Write Protect */
50*4882a593Smuzhiyun #define CSPR_WP				0x00000040
51*4882a593Smuzhiyun #define CSPR_WP_SHIFT			6
52*4882a593Smuzhiyun /* Machine Select */
53*4882a593Smuzhiyun #define CSPR_MSEL			0x00000006
54*4882a593Smuzhiyun #define CSPR_MSEL_SHIFT			1
55*4882a593Smuzhiyun /* NOR */
56*4882a593Smuzhiyun #define CSPR_MSEL_NOR			0x00000000
57*4882a593Smuzhiyun /* NAND */
58*4882a593Smuzhiyun #define CSPR_MSEL_NAND			0x00000002
59*4882a593Smuzhiyun /* GPCM */
60*4882a593Smuzhiyun #define CSPR_MSEL_GPCM			0x00000004
61*4882a593Smuzhiyun /* Bank Valid */
62*4882a593Smuzhiyun #define CSPR_V				0x00000001
63*4882a593Smuzhiyun #define CSPR_V_SHIFT			0
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* Convert an address into the right format for the CSPR Registers */
66*4882a593Smuzhiyun #define CSPR_PHYS_ADDR(x)		(((uint64_t)x) & 0xffff0000)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun  * Address Mask Register
70*4882a593Smuzhiyun  */
71*4882a593Smuzhiyun #define IFC_AMASK_MASK			0xFFFF0000
72*4882a593Smuzhiyun #define IFC_AMASK_SHIFT			16
73*4882a593Smuzhiyun #define IFC_AMASK(n)			(IFC_AMASK_MASK << \
74*4882a593Smuzhiyun 					(__ilog2(n) - IFC_AMASK_SHIFT))
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun  * Chip Select Option Register IFC_NAND Machine
78*4882a593Smuzhiyun  */
79*4882a593Smuzhiyun /* Enable ECC Encoder */
80*4882a593Smuzhiyun #define CSOR_NAND_ECC_ENC_EN		0x80000000
81*4882a593Smuzhiyun #define CSOR_NAND_ECC_MODE_MASK		0x30000000
82*4882a593Smuzhiyun /* 4 bit correction per 520 Byte sector */
83*4882a593Smuzhiyun #define CSOR_NAND_ECC_MODE_4		0x00000000
84*4882a593Smuzhiyun /* 8 bit correction per 528 Byte sector */
85*4882a593Smuzhiyun #define CSOR_NAND_ECC_MODE_8		0x10000000
86*4882a593Smuzhiyun /* Enable ECC Decoder */
87*4882a593Smuzhiyun #define CSOR_NAND_ECC_DEC_EN		0x04000000
88*4882a593Smuzhiyun /* Row Address Length */
89*4882a593Smuzhiyun #define CSOR_NAND_RAL_MASK		0x01800000
90*4882a593Smuzhiyun #define CSOR_NAND_RAL_SHIFT		20
91*4882a593Smuzhiyun #define CSOR_NAND_RAL_1			0x00000000
92*4882a593Smuzhiyun #define CSOR_NAND_RAL_2			0x00800000
93*4882a593Smuzhiyun #define CSOR_NAND_RAL_3			0x01000000
94*4882a593Smuzhiyun #define CSOR_NAND_RAL_4			0x01800000
95*4882a593Smuzhiyun /* Page Size 512b, 2k, 4k */
96*4882a593Smuzhiyun #define CSOR_NAND_PGS_MASK		0x00180000
97*4882a593Smuzhiyun #define CSOR_NAND_PGS_SHIFT		16
98*4882a593Smuzhiyun #define CSOR_NAND_PGS_512		0x00000000
99*4882a593Smuzhiyun #define CSOR_NAND_PGS_2K		0x00080000
100*4882a593Smuzhiyun #define CSOR_NAND_PGS_4K		0x00100000
101*4882a593Smuzhiyun #define CSOR_NAND_PGS_8K		0x00180000
102*4882a593Smuzhiyun /* Spare region Size */
103*4882a593Smuzhiyun #define CSOR_NAND_SPRZ_MASK		0x0000E000
104*4882a593Smuzhiyun #define CSOR_NAND_SPRZ_SHIFT		13
105*4882a593Smuzhiyun #define CSOR_NAND_SPRZ_16		0x00000000
106*4882a593Smuzhiyun #define CSOR_NAND_SPRZ_64		0x00002000
107*4882a593Smuzhiyun #define CSOR_NAND_SPRZ_128		0x00004000
108*4882a593Smuzhiyun #define CSOR_NAND_SPRZ_210		0x00006000
109*4882a593Smuzhiyun #define CSOR_NAND_SPRZ_218		0x00008000
110*4882a593Smuzhiyun #define CSOR_NAND_SPRZ_224		0x0000A000
111*4882a593Smuzhiyun #define CSOR_NAND_SPRZ_CSOR_EXT	0x0000C000
112*4882a593Smuzhiyun /* Pages Per Block */
113*4882a593Smuzhiyun #define CSOR_NAND_PB_MASK		0x00000700
114*4882a593Smuzhiyun #define CSOR_NAND_PB_SHIFT		8
115*4882a593Smuzhiyun #define CSOR_NAND_PB(n)		((__ilog2(n) - 5) << CSOR_NAND_PB_SHIFT)
116*4882a593Smuzhiyun /* Time for Read Enable High to Output High Impedance */
117*4882a593Smuzhiyun #define CSOR_NAND_TRHZ_MASK		0x0000001C
118*4882a593Smuzhiyun #define CSOR_NAND_TRHZ_SHIFT		2
119*4882a593Smuzhiyun #define CSOR_NAND_TRHZ_20		0x00000000
120*4882a593Smuzhiyun #define CSOR_NAND_TRHZ_40		0x00000004
121*4882a593Smuzhiyun #define CSOR_NAND_TRHZ_60		0x00000008
122*4882a593Smuzhiyun #define CSOR_NAND_TRHZ_80		0x0000000C
123*4882a593Smuzhiyun #define CSOR_NAND_TRHZ_100		0x00000010
124*4882a593Smuzhiyun /* Buffer control disable */
125*4882a593Smuzhiyun #define CSOR_NAND_BCTLD			0x00000001
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun  * Chip Select Option Register - NOR Flash Mode
129*4882a593Smuzhiyun  */
130*4882a593Smuzhiyun /* Enable Address shift Mode */
131*4882a593Smuzhiyun #define CSOR_NOR_ADM_SHFT_MODE_EN	0x80000000
132*4882a593Smuzhiyun /* Page Read Enable from NOR device */
133*4882a593Smuzhiyun #define CSOR_NOR_PGRD_EN		0x10000000
134*4882a593Smuzhiyun /* AVD Toggle Enable during Burst Program */
135*4882a593Smuzhiyun #define CSOR_NOR_AVD_TGL_PGM_EN		0x01000000
136*4882a593Smuzhiyun /* Address Data Multiplexing Shift */
137*4882a593Smuzhiyun #define CSOR_NOR_ADM_MASK		0x0003E000
138*4882a593Smuzhiyun #define CSOR_NOR_ADM_SHIFT_SHIFT	13
139*4882a593Smuzhiyun #define CSOR_NOR_ADM_SHIFT(n)	((n) << CSOR_NOR_ADM_SHIFT_SHIFT)
140*4882a593Smuzhiyun /* Type of the NOR device hooked */
141*4882a593Smuzhiyun #define CSOR_NOR_NOR_MODE_AYSNC_NOR	0x00000000
142*4882a593Smuzhiyun #define CSOR_NOR_NOR_MODE_AVD_NOR	0x00000020
143*4882a593Smuzhiyun /* Time for Read Enable High to Output High Impedance */
144*4882a593Smuzhiyun #define CSOR_NOR_TRHZ_MASK		0x0000001C
145*4882a593Smuzhiyun #define CSOR_NOR_TRHZ_SHIFT		2
146*4882a593Smuzhiyun #define CSOR_NOR_TRHZ_20		0x00000000
147*4882a593Smuzhiyun #define CSOR_NOR_TRHZ_40		0x00000004
148*4882a593Smuzhiyun #define CSOR_NOR_TRHZ_60		0x00000008
149*4882a593Smuzhiyun #define CSOR_NOR_TRHZ_80		0x0000000C
150*4882a593Smuzhiyun #define CSOR_NOR_TRHZ_100		0x00000010
151*4882a593Smuzhiyun /* Buffer control disable */
152*4882a593Smuzhiyun #define CSOR_NOR_BCTLD			0x00000001
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun  * Chip Select Option Register - GPCM Mode
156*4882a593Smuzhiyun  */
157*4882a593Smuzhiyun /* GPCM Mode - Normal */
158*4882a593Smuzhiyun #define CSOR_GPCM_GPMODE_NORMAL		0x00000000
159*4882a593Smuzhiyun /* GPCM Mode - GenericASIC */
160*4882a593Smuzhiyun #define CSOR_GPCM_GPMODE_ASIC		0x80000000
161*4882a593Smuzhiyun /* Parity Mode odd/even */
162*4882a593Smuzhiyun #define CSOR_GPCM_PARITY_EVEN		0x40000000
163*4882a593Smuzhiyun /* Parity Checking enable/disable */
164*4882a593Smuzhiyun #define CSOR_GPCM_PAR_EN		0x20000000
165*4882a593Smuzhiyun /* GPCM Timeout Count */
166*4882a593Smuzhiyun #define CSOR_GPCM_GPTO_MASK		0x0F000000
167*4882a593Smuzhiyun #define CSOR_GPCM_GPTO_SHIFT		24
168*4882a593Smuzhiyun #define CSOR_GPCM_GPTO(n)	((__ilog2(n) - 8) << CSOR_GPCM_GPTO_SHIFT)
169*4882a593Smuzhiyun /* GPCM External Access Termination mode for read access */
170*4882a593Smuzhiyun #define CSOR_GPCM_RGETA_EXT		0x00080000
171*4882a593Smuzhiyun /* GPCM External Access Termination mode for write access */
172*4882a593Smuzhiyun #define CSOR_GPCM_WGETA_EXT		0x00040000
173*4882a593Smuzhiyun /* Address Data Multiplexing Shift */
174*4882a593Smuzhiyun #define CSOR_GPCM_ADM_MASK		0x0003E000
175*4882a593Smuzhiyun #define CSOR_GPCM_ADM_SHIFT_SHIFT	13
176*4882a593Smuzhiyun #define CSOR_GPCM_ADM_SHIFT(n)	((n) << CSOR_GPCM_ADM_SHIFT_SHIFT)
177*4882a593Smuzhiyun /* Generic ASIC Parity error indication delay */
178*4882a593Smuzhiyun #define CSOR_GPCM_GAPERRD_MASK		0x00000180
179*4882a593Smuzhiyun #define CSOR_GPCM_GAPERRD_SHIFT		7
180*4882a593Smuzhiyun #define CSOR_GPCM_GAPERRD(n)	(((n) - 1) << CSOR_GPCM_GAPERRD_SHIFT)
181*4882a593Smuzhiyun /* Time for Read Enable High to Output High Impedance */
182*4882a593Smuzhiyun #define CSOR_GPCM_TRHZ_MASK		0x0000001C
183*4882a593Smuzhiyun #define CSOR_GPCM_TRHZ_20		0x00000000
184*4882a593Smuzhiyun #define CSOR_GPCM_TRHZ_40		0x00000004
185*4882a593Smuzhiyun #define CSOR_GPCM_TRHZ_60		0x00000008
186*4882a593Smuzhiyun #define CSOR_GPCM_TRHZ_80		0x0000000C
187*4882a593Smuzhiyun #define CSOR_GPCM_TRHZ_100		0x00000010
188*4882a593Smuzhiyun /* Buffer control disable */
189*4882a593Smuzhiyun #define CSOR_GPCM_BCTLD			0x00000001
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /*
192*4882a593Smuzhiyun  * Flash Timing Registers (FTIM0 - FTIM2_CSn)
193*4882a593Smuzhiyun  */
194*4882a593Smuzhiyun /*
195*4882a593Smuzhiyun  * FTIM0 - NAND Flash Mode
196*4882a593Smuzhiyun  */
197*4882a593Smuzhiyun #define FTIM0_NAND			0x7EFF3F3F
198*4882a593Smuzhiyun #define FTIM0_NAND_TCCST_SHIFT	25
199*4882a593Smuzhiyun #define FTIM0_NAND_TCCST(n)	((n) << FTIM0_NAND_TCCST_SHIFT)
200*4882a593Smuzhiyun #define FTIM0_NAND_TWP_SHIFT	16
201*4882a593Smuzhiyun #define FTIM0_NAND_TWP(n)	((n) << FTIM0_NAND_TWP_SHIFT)
202*4882a593Smuzhiyun #define FTIM0_NAND_TWCHT_SHIFT	8
203*4882a593Smuzhiyun #define FTIM0_NAND_TWCHT(n)	((n) << FTIM0_NAND_TWCHT_SHIFT)
204*4882a593Smuzhiyun #define FTIM0_NAND_TWH_SHIFT	0
205*4882a593Smuzhiyun #define FTIM0_NAND_TWH(n)	((n) << FTIM0_NAND_TWH_SHIFT)
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun  * FTIM1 - NAND Flash Mode
208*4882a593Smuzhiyun  */
209*4882a593Smuzhiyun #define FTIM1_NAND			0xFFFF3FFF
210*4882a593Smuzhiyun #define FTIM1_NAND_TADLE_SHIFT	24
211*4882a593Smuzhiyun #define FTIM1_NAND_TADLE(n)	((n) << FTIM1_NAND_TADLE_SHIFT)
212*4882a593Smuzhiyun #define FTIM1_NAND_TWBE_SHIFT	16
213*4882a593Smuzhiyun #define FTIM1_NAND_TWBE(n)	((n) << FTIM1_NAND_TWBE_SHIFT)
214*4882a593Smuzhiyun #define FTIM1_NAND_TRR_SHIFT	8
215*4882a593Smuzhiyun #define FTIM1_NAND_TRR(n)	((n) << FTIM1_NAND_TRR_SHIFT)
216*4882a593Smuzhiyun #define FTIM1_NAND_TRP_SHIFT	0
217*4882a593Smuzhiyun #define FTIM1_NAND_TRP(n)	((n) << FTIM1_NAND_TRP_SHIFT)
218*4882a593Smuzhiyun /*
219*4882a593Smuzhiyun  * FTIM2 - NAND Flash Mode
220*4882a593Smuzhiyun  */
221*4882a593Smuzhiyun #define FTIM2_NAND			0x1FE1F8FF
222*4882a593Smuzhiyun #define FTIM2_NAND_TRAD_SHIFT	21
223*4882a593Smuzhiyun #define FTIM2_NAND_TRAD(n)	((n) << FTIM2_NAND_TRAD_SHIFT)
224*4882a593Smuzhiyun #define FTIM2_NAND_TREH_SHIFT	11
225*4882a593Smuzhiyun #define FTIM2_NAND_TREH(n)	((n) << FTIM2_NAND_TREH_SHIFT)
226*4882a593Smuzhiyun #define FTIM2_NAND_TWHRE_SHIFT	0
227*4882a593Smuzhiyun #define FTIM2_NAND_TWHRE(n)	((n) << FTIM2_NAND_TWHRE_SHIFT)
228*4882a593Smuzhiyun /*
229*4882a593Smuzhiyun  * FTIM3 - NAND Flash Mode
230*4882a593Smuzhiyun  */
231*4882a593Smuzhiyun #define FTIM3_NAND			0xFF000000
232*4882a593Smuzhiyun #define FTIM3_NAND_TWW_SHIFT	24
233*4882a593Smuzhiyun #define FTIM3_NAND_TWW(n)	((n) << FTIM3_NAND_TWW_SHIFT)
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun /*
236*4882a593Smuzhiyun  * FTIM0 - NOR Flash Mode
237*4882a593Smuzhiyun  */
238*4882a593Smuzhiyun #define FTIM0_NOR			0xF03F3F3F
239*4882a593Smuzhiyun #define FTIM0_NOR_TACSE_SHIFT	28
240*4882a593Smuzhiyun #define FTIM0_NOR_TACSE(n)	((n) << FTIM0_NOR_TACSE_SHIFT)
241*4882a593Smuzhiyun #define FTIM0_NOR_TEADC_SHIFT	16
242*4882a593Smuzhiyun #define FTIM0_NOR_TEADC(n)	((n) << FTIM0_NOR_TEADC_SHIFT)
243*4882a593Smuzhiyun #define FTIM0_NOR_TAVDS_SHIFT	8
244*4882a593Smuzhiyun #define FTIM0_NOR_TAVDS(n)	((n) << FTIM0_NOR_TAVDS_SHIFT)
245*4882a593Smuzhiyun #define FTIM0_NOR_TEAHC_SHIFT	0
246*4882a593Smuzhiyun #define FTIM0_NOR_TEAHC(n)	((n) << FTIM0_NOR_TEAHC_SHIFT)
247*4882a593Smuzhiyun /*
248*4882a593Smuzhiyun  * FTIM1 - NOR Flash Mode
249*4882a593Smuzhiyun  */
250*4882a593Smuzhiyun #define FTIM1_NOR			0xFF003F3F
251*4882a593Smuzhiyun #define FTIM1_NOR_TACO_SHIFT	24
252*4882a593Smuzhiyun #define FTIM1_NOR_TACO(n)	((n) << FTIM1_NOR_TACO_SHIFT)
253*4882a593Smuzhiyun #define FTIM1_NOR_TRAD_NOR_SHIFT	8
254*4882a593Smuzhiyun #define FTIM1_NOR_TRAD_NOR(n)	((n) << FTIM1_NOR_TRAD_NOR_SHIFT)
255*4882a593Smuzhiyun #define FTIM1_NOR_TSEQRAD_NOR_SHIFT	0
256*4882a593Smuzhiyun #define FTIM1_NOR_TSEQRAD_NOR(n)	((n) << FTIM1_NOR_TSEQRAD_NOR_SHIFT)
257*4882a593Smuzhiyun /*
258*4882a593Smuzhiyun  * FTIM2 - NOR Flash Mode
259*4882a593Smuzhiyun  */
260*4882a593Smuzhiyun #define FTIM2_NOR			0x0F3CFCFF
261*4882a593Smuzhiyun #define FTIM2_NOR_TCS_SHIFT		24
262*4882a593Smuzhiyun #define FTIM2_NOR_TCS(n)	((n) << FTIM2_NOR_TCS_SHIFT)
263*4882a593Smuzhiyun #define FTIM2_NOR_TCH_SHIFT		18
264*4882a593Smuzhiyun #define FTIM2_NOR_TCH(n)	((n) << FTIM2_NOR_TCH_SHIFT)
265*4882a593Smuzhiyun #define FTIM2_NOR_TWPH_SHIFT	10
266*4882a593Smuzhiyun #define FTIM2_NOR_TWPH(n)	((n) << FTIM2_NOR_TWPH_SHIFT)
267*4882a593Smuzhiyun #define FTIM2_NOR_TWP_SHIFT		0
268*4882a593Smuzhiyun #define FTIM2_NOR_TWP(n)	((n) << FTIM2_NOR_TWP_SHIFT)
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun /*
271*4882a593Smuzhiyun  * FTIM0 - Normal GPCM Mode
272*4882a593Smuzhiyun  */
273*4882a593Smuzhiyun #define FTIM0_GPCM			0xF03F3F3F
274*4882a593Smuzhiyun #define FTIM0_GPCM_TACSE_SHIFT	28
275*4882a593Smuzhiyun #define FTIM0_GPCM_TACSE(n)	((n) << FTIM0_GPCM_TACSE_SHIFT)
276*4882a593Smuzhiyun #define FTIM0_GPCM_TEADC_SHIFT	16
277*4882a593Smuzhiyun #define FTIM0_GPCM_TEADC(n)	((n) << FTIM0_GPCM_TEADC_SHIFT)
278*4882a593Smuzhiyun #define FTIM0_GPCM_TAVDS_SHIFT	8
279*4882a593Smuzhiyun #define FTIM0_GPCM_TAVDS(n)	((n) << FTIM0_GPCM_TAVDS_SHIFT)
280*4882a593Smuzhiyun #define FTIM0_GPCM_TEAHC_SHIFT	0
281*4882a593Smuzhiyun #define FTIM0_GPCM_TEAHC(n)	((n) << FTIM0_GPCM_TEAHC_SHIFT)
282*4882a593Smuzhiyun /*
283*4882a593Smuzhiyun  * FTIM1 - Normal GPCM Mode
284*4882a593Smuzhiyun  */
285*4882a593Smuzhiyun #define FTIM1_GPCM			0xFF003F00
286*4882a593Smuzhiyun #define FTIM1_GPCM_TACO_SHIFT	24
287*4882a593Smuzhiyun #define FTIM1_GPCM_TACO(n)	((n) << FTIM1_GPCM_TACO_SHIFT)
288*4882a593Smuzhiyun #define FTIM1_GPCM_TRAD_SHIFT	8
289*4882a593Smuzhiyun #define FTIM1_GPCM_TRAD(n)	((n) << FTIM1_GPCM_TRAD_SHIFT)
290*4882a593Smuzhiyun /*
291*4882a593Smuzhiyun  * FTIM2 - Normal GPCM Mode
292*4882a593Smuzhiyun  */
293*4882a593Smuzhiyun #define FTIM2_GPCM			0x0F3C00FF
294*4882a593Smuzhiyun #define FTIM2_GPCM_TCS_SHIFT	24
295*4882a593Smuzhiyun #define FTIM2_GPCM_TCS(n)	((n) << FTIM2_GPCM_TCS_SHIFT)
296*4882a593Smuzhiyun #define FTIM2_GPCM_TCH_SHIFT	18
297*4882a593Smuzhiyun #define FTIM2_GPCM_TCH(n)	((n) << FTIM2_GPCM_TCH_SHIFT)
298*4882a593Smuzhiyun #define FTIM2_GPCM_TWP_SHIFT	0
299*4882a593Smuzhiyun #define FTIM2_GPCM_TWP(n)	((n) << FTIM2_GPCM_TWP_SHIFT)
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun /*
302*4882a593Smuzhiyun  * Ready Busy Status Register (RB_STAT)
303*4882a593Smuzhiyun  */
304*4882a593Smuzhiyun /* CSn is READY */
305*4882a593Smuzhiyun #define IFC_RB_STAT_READY_CS0		0x80000000
306*4882a593Smuzhiyun #define IFC_RB_STAT_READY_CS1		0x40000000
307*4882a593Smuzhiyun #define IFC_RB_STAT_READY_CS2		0x20000000
308*4882a593Smuzhiyun #define IFC_RB_STAT_READY_CS3		0x10000000
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun  * General Control Register (GCR)
312*4882a593Smuzhiyun  */
313*4882a593Smuzhiyun #define IFC_GCR_MASK			0x8000F800
314*4882a593Smuzhiyun /* reset all IFC hardware */
315*4882a593Smuzhiyun #define IFC_GCR_SOFT_RST_ALL		0x80000000
316*4882a593Smuzhiyun /* Turnaroud Time of external buffer */
317*4882a593Smuzhiyun #define IFC_GCR_TBCTL_TRN_TIME		0x0000F800
318*4882a593Smuzhiyun #define IFC_GCR_TBCTL_TRN_TIME_SHIFT	11
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun /*
321*4882a593Smuzhiyun  * Common Event and Error Status Register (CM_EVTER_STAT)
322*4882a593Smuzhiyun  */
323*4882a593Smuzhiyun /* Chip select error */
324*4882a593Smuzhiyun #define IFC_CM_EVTER_STAT_CSER		0x80000000
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun /*
327*4882a593Smuzhiyun  * Common Event and Error Enable Register (CM_EVTER_EN)
328*4882a593Smuzhiyun  */
329*4882a593Smuzhiyun /* Chip select error checking enable */
330*4882a593Smuzhiyun #define IFC_CM_EVTER_EN_CSEREN		0x80000000
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun /*
333*4882a593Smuzhiyun  * Common Event and Error Interrupt Enable Register (CM_EVTER_INTR_EN)
334*4882a593Smuzhiyun  */
335*4882a593Smuzhiyun /* Chip select error interrupt enable */
336*4882a593Smuzhiyun #define IFC_CM_EVTER_INTR_EN_CSERIREN	0x80000000
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun /*
339*4882a593Smuzhiyun  * Common Transfer Error Attribute Register-0 (CM_ERATTR0)
340*4882a593Smuzhiyun  */
341*4882a593Smuzhiyun /* transaction type of error Read/Write */
342*4882a593Smuzhiyun #define IFC_CM_ERATTR0_ERTYP_READ	0x80000000
343*4882a593Smuzhiyun #define IFC_CM_ERATTR0_ERAID		0x0FF00000
344*4882a593Smuzhiyun #define IFC_CM_ERATTR0_ESRCID		0x0000FF00
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun /*
347*4882a593Smuzhiyun  * Clock Control Register (CCR)
348*4882a593Smuzhiyun  */
349*4882a593Smuzhiyun #define IFC_CCR_MASK			0x0F0F8800
350*4882a593Smuzhiyun /* Clock division ratio */
351*4882a593Smuzhiyun #define IFC_CCR_CLK_DIV_MASK		0x0F000000
352*4882a593Smuzhiyun #define IFC_CCR_CLK_DIV_SHIFT		24
353*4882a593Smuzhiyun #define IFC_CCR_CLK_DIV(n)		((n-1) << IFC_CCR_CLK_DIV_SHIFT)
354*4882a593Smuzhiyun /* IFC Clock Delay */
355*4882a593Smuzhiyun #define IFC_CCR_CLK_DLY_MASK		0x000F0000
356*4882a593Smuzhiyun #define IFC_CCR_CLK_DLY_SHIFT		16
357*4882a593Smuzhiyun #define IFC_CCR_CLK_DLY(n)		((n) << IFC_CCR_CLK_DLY_SHIFT)
358*4882a593Smuzhiyun /* Invert IFC clock before sending out */
359*4882a593Smuzhiyun #define IFC_CCR_INV_CLK_EN		0x00008000
360*4882a593Smuzhiyun /* Fedback IFC Clock */
361*4882a593Smuzhiyun #define IFC_CCR_FB_IFC_CLK_SEL		0x00000800
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun /*
364*4882a593Smuzhiyun  * Clock Status Register (CSR)
365*4882a593Smuzhiyun  */
366*4882a593Smuzhiyun /* Clk is stable */
367*4882a593Smuzhiyun #define IFC_CSR_CLK_STAT_STABLE		0x80000000
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun /*
370*4882a593Smuzhiyun  * IFC_NAND Machine Specific Registers
371*4882a593Smuzhiyun  */
372*4882a593Smuzhiyun /*
373*4882a593Smuzhiyun  * NAND Configuration Register (NCFGR)
374*4882a593Smuzhiyun  */
375*4882a593Smuzhiyun /* Auto Boot Mode */
376*4882a593Smuzhiyun #define IFC_NAND_NCFGR_BOOT		0x80000000
377*4882a593Smuzhiyun /* SRAM INIT EN */
378*4882a593Smuzhiyun #define IFC_NAND_SRAM_INIT_EN		0x20000000
379*4882a593Smuzhiyun /* Addressing Mode-ROW0+n/COL0 */
380*4882a593Smuzhiyun #define IFC_NAND_NCFGR_ADDR_MODE_RC0	0x00000000
381*4882a593Smuzhiyun /* Addressing Mode-ROW0+n/COL0+n */
382*4882a593Smuzhiyun #define IFC_NAND_NCFGR_ADDR_MODE_RC1	0x00400000
383*4882a593Smuzhiyun /* Number of loop iterations of FIR sequences for multi page operations */
384*4882a593Smuzhiyun #define IFC_NAND_NCFGR_NUM_LOOP_MASK	0x0000F000
385*4882a593Smuzhiyun #define IFC_NAND_NCFGR_NUM_LOOP_SHIFT	12
386*4882a593Smuzhiyun #define IFC_NAND_NCFGR_NUM_LOOP(n)	((n) << IFC_NAND_NCFGR_NUM_LOOP_SHIFT)
387*4882a593Smuzhiyun /* Number of wait cycles */
388*4882a593Smuzhiyun #define IFC_NAND_NCFGR_NUM_WAIT_MASK	0x000000FF
389*4882a593Smuzhiyun #define IFC_NAND_NCFGR_NUM_WAIT_SHIFT	0
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun /*
392*4882a593Smuzhiyun  * NAND Flash Command Registers (NAND_FCR0/NAND_FCR1)
393*4882a593Smuzhiyun  */
394*4882a593Smuzhiyun /* General purpose FCM flash command bytes CMD0-CMD7 */
395*4882a593Smuzhiyun #define IFC_NAND_FCR0_CMD0		0xFF000000
396*4882a593Smuzhiyun #define IFC_NAND_FCR0_CMD0_SHIFT	24
397*4882a593Smuzhiyun #define IFC_NAND_FCR0_CMD1		0x00FF0000
398*4882a593Smuzhiyun #define IFC_NAND_FCR0_CMD1_SHIFT	16
399*4882a593Smuzhiyun #define IFC_NAND_FCR0_CMD2		0x0000FF00
400*4882a593Smuzhiyun #define IFC_NAND_FCR0_CMD2_SHIFT	8
401*4882a593Smuzhiyun #define IFC_NAND_FCR0_CMD3		0x000000FF
402*4882a593Smuzhiyun #define IFC_NAND_FCR0_CMD3_SHIFT	0
403*4882a593Smuzhiyun #define IFC_NAND_FCR1_CMD4		0xFF000000
404*4882a593Smuzhiyun #define IFC_NAND_FCR1_CMD4_SHIFT	24
405*4882a593Smuzhiyun #define IFC_NAND_FCR1_CMD5		0x00FF0000
406*4882a593Smuzhiyun #define IFC_NAND_FCR1_CMD5_SHIFT	16
407*4882a593Smuzhiyun #define IFC_NAND_FCR1_CMD6		0x0000FF00
408*4882a593Smuzhiyun #define IFC_NAND_FCR1_CMD6_SHIFT	8
409*4882a593Smuzhiyun #define IFC_NAND_FCR1_CMD7		0x000000FF
410*4882a593Smuzhiyun #define IFC_NAND_FCR1_CMD7_SHIFT	0
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun /*
413*4882a593Smuzhiyun  * Flash ROW and COL Address Register (ROWn, COLn)
414*4882a593Smuzhiyun  */
415*4882a593Smuzhiyun /* Main/spare region locator */
416*4882a593Smuzhiyun #define IFC_NAND_COL_MS			0x80000000
417*4882a593Smuzhiyun /* Column Address */
418*4882a593Smuzhiyun #define IFC_NAND_COL_CA_MASK		0x00000FFF
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun /*
421*4882a593Smuzhiyun  * NAND Flash Byte Count Register (NAND_BC)
422*4882a593Smuzhiyun  */
423*4882a593Smuzhiyun /* Byte Count for read/Write */
424*4882a593Smuzhiyun #define IFC_NAND_BC			0x000001FF
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun /*
427*4882a593Smuzhiyun  * NAND Flash Instruction Registers (NAND_FIR0/NAND_FIR1/NAND_FIR2)
428*4882a593Smuzhiyun  */
429*4882a593Smuzhiyun /* NAND Machine specific opcodes OP0-OP14*/
430*4882a593Smuzhiyun #define IFC_NAND_FIR0_OP0		0xFC000000
431*4882a593Smuzhiyun #define IFC_NAND_FIR0_OP0_SHIFT		26
432*4882a593Smuzhiyun #define IFC_NAND_FIR0_OP1		0x03F00000
433*4882a593Smuzhiyun #define IFC_NAND_FIR0_OP1_SHIFT		20
434*4882a593Smuzhiyun #define IFC_NAND_FIR0_OP2		0x000FC000
435*4882a593Smuzhiyun #define IFC_NAND_FIR0_OP2_SHIFT		14
436*4882a593Smuzhiyun #define IFC_NAND_FIR0_OP3		0x00003F00
437*4882a593Smuzhiyun #define IFC_NAND_FIR0_OP3_SHIFT		8
438*4882a593Smuzhiyun #define IFC_NAND_FIR0_OP4		0x000000FC
439*4882a593Smuzhiyun #define IFC_NAND_FIR0_OP4_SHIFT		2
440*4882a593Smuzhiyun #define IFC_NAND_FIR1_OP5		0xFC000000
441*4882a593Smuzhiyun #define IFC_NAND_FIR1_OP5_SHIFT		26
442*4882a593Smuzhiyun #define IFC_NAND_FIR1_OP6		0x03F00000
443*4882a593Smuzhiyun #define IFC_NAND_FIR1_OP6_SHIFT		20
444*4882a593Smuzhiyun #define IFC_NAND_FIR1_OP7		0x000FC000
445*4882a593Smuzhiyun #define IFC_NAND_FIR1_OP7_SHIFT		14
446*4882a593Smuzhiyun #define IFC_NAND_FIR1_OP8		0x00003F00
447*4882a593Smuzhiyun #define IFC_NAND_FIR1_OP8_SHIFT		8
448*4882a593Smuzhiyun #define IFC_NAND_FIR1_OP9		0x000000FC
449*4882a593Smuzhiyun #define IFC_NAND_FIR1_OP9_SHIFT		2
450*4882a593Smuzhiyun #define IFC_NAND_FIR2_OP10		0xFC000000
451*4882a593Smuzhiyun #define IFC_NAND_FIR2_OP10_SHIFT	26
452*4882a593Smuzhiyun #define IFC_NAND_FIR2_OP11		0x03F00000
453*4882a593Smuzhiyun #define IFC_NAND_FIR2_OP11_SHIFT	20
454*4882a593Smuzhiyun #define IFC_NAND_FIR2_OP12		0x000FC000
455*4882a593Smuzhiyun #define IFC_NAND_FIR2_OP12_SHIFT	14
456*4882a593Smuzhiyun #define IFC_NAND_FIR2_OP13		0x00003F00
457*4882a593Smuzhiyun #define IFC_NAND_FIR2_OP13_SHIFT	8
458*4882a593Smuzhiyun #define IFC_NAND_FIR2_OP14		0x000000FC
459*4882a593Smuzhiyun #define IFC_NAND_FIR2_OP14_SHIFT	2
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun /*
462*4882a593Smuzhiyun  * Instruction opcodes to be programmed
463*4882a593Smuzhiyun  * in FIR registers- 6bits
464*4882a593Smuzhiyun  */
465*4882a593Smuzhiyun enum ifc_nand_fir_opcodes {
466*4882a593Smuzhiyun 	IFC_FIR_OP_NOP,
467*4882a593Smuzhiyun 	IFC_FIR_OP_CA0,
468*4882a593Smuzhiyun 	IFC_FIR_OP_CA1,
469*4882a593Smuzhiyun 	IFC_FIR_OP_CA2,
470*4882a593Smuzhiyun 	IFC_FIR_OP_CA3,
471*4882a593Smuzhiyun 	IFC_FIR_OP_RA0,
472*4882a593Smuzhiyun 	IFC_FIR_OP_RA1,
473*4882a593Smuzhiyun 	IFC_FIR_OP_RA2,
474*4882a593Smuzhiyun 	IFC_FIR_OP_RA3,
475*4882a593Smuzhiyun 	IFC_FIR_OP_CMD0,
476*4882a593Smuzhiyun 	IFC_FIR_OP_CMD1,
477*4882a593Smuzhiyun 	IFC_FIR_OP_CMD2,
478*4882a593Smuzhiyun 	IFC_FIR_OP_CMD3,
479*4882a593Smuzhiyun 	IFC_FIR_OP_CMD4,
480*4882a593Smuzhiyun 	IFC_FIR_OP_CMD5,
481*4882a593Smuzhiyun 	IFC_FIR_OP_CMD6,
482*4882a593Smuzhiyun 	IFC_FIR_OP_CMD7,
483*4882a593Smuzhiyun 	IFC_FIR_OP_CW0,
484*4882a593Smuzhiyun 	IFC_FIR_OP_CW1,
485*4882a593Smuzhiyun 	IFC_FIR_OP_CW2,
486*4882a593Smuzhiyun 	IFC_FIR_OP_CW3,
487*4882a593Smuzhiyun 	IFC_FIR_OP_CW4,
488*4882a593Smuzhiyun 	IFC_FIR_OP_CW5,
489*4882a593Smuzhiyun 	IFC_FIR_OP_CW6,
490*4882a593Smuzhiyun 	IFC_FIR_OP_CW7,
491*4882a593Smuzhiyun 	IFC_FIR_OP_WBCD,
492*4882a593Smuzhiyun 	IFC_FIR_OP_RBCD,
493*4882a593Smuzhiyun 	IFC_FIR_OP_BTRD,
494*4882a593Smuzhiyun 	IFC_FIR_OP_RDSTAT,
495*4882a593Smuzhiyun 	IFC_FIR_OP_NWAIT,
496*4882a593Smuzhiyun 	IFC_FIR_OP_WFR,
497*4882a593Smuzhiyun 	IFC_FIR_OP_SBRD,
498*4882a593Smuzhiyun 	IFC_FIR_OP_UA,
499*4882a593Smuzhiyun 	IFC_FIR_OP_RB,
500*4882a593Smuzhiyun };
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun /*
503*4882a593Smuzhiyun  * NAND Chip Select Register (NAND_CSEL)
504*4882a593Smuzhiyun  */
505*4882a593Smuzhiyun #define IFC_NAND_CSEL			0x0C000000
506*4882a593Smuzhiyun #define IFC_NAND_CSEL_SHIFT		26
507*4882a593Smuzhiyun #define IFC_NAND_CSEL_CS0		0x00000000
508*4882a593Smuzhiyun #define IFC_NAND_CSEL_CS1		0x04000000
509*4882a593Smuzhiyun #define IFC_NAND_CSEL_CS2		0x08000000
510*4882a593Smuzhiyun #define IFC_NAND_CSEL_CS3		0x0C000000
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun /*
513*4882a593Smuzhiyun  * NAND Operation Sequence Start (NANDSEQ_STRT)
514*4882a593Smuzhiyun  */
515*4882a593Smuzhiyun /* NAND Flash Operation Start */
516*4882a593Smuzhiyun #define IFC_NAND_SEQ_STRT_FIR_STRT	0x80000000
517*4882a593Smuzhiyun /* Automatic Erase */
518*4882a593Smuzhiyun #define IFC_NAND_SEQ_STRT_AUTO_ERS	0x00800000
519*4882a593Smuzhiyun /* Automatic Program */
520*4882a593Smuzhiyun #define IFC_NAND_SEQ_STRT_AUTO_PGM	0x00100000
521*4882a593Smuzhiyun /* Automatic Copyback */
522*4882a593Smuzhiyun #define IFC_NAND_SEQ_STRT_AUTO_CPB	0x00020000
523*4882a593Smuzhiyun /* Automatic Read Operation */
524*4882a593Smuzhiyun #define IFC_NAND_SEQ_STRT_AUTO_RD	0x00004000
525*4882a593Smuzhiyun /* Automatic Status Read */
526*4882a593Smuzhiyun #define IFC_NAND_SEQ_STRT_AUTO_STAT_RD	0x00000800
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun /*
529*4882a593Smuzhiyun  * NAND Event and Error Status Register (NAND_EVTER_STAT)
530*4882a593Smuzhiyun  */
531*4882a593Smuzhiyun /* Operation Complete */
532*4882a593Smuzhiyun #define IFC_NAND_EVTER_STAT_OPC		0x80000000
533*4882a593Smuzhiyun /* Flash Timeout Error */
534*4882a593Smuzhiyun #define IFC_NAND_EVTER_STAT_FTOER	0x08000000
535*4882a593Smuzhiyun /* Write Protect Error */
536*4882a593Smuzhiyun #define IFC_NAND_EVTER_STAT_WPER	0x04000000
537*4882a593Smuzhiyun /* ECC Error */
538*4882a593Smuzhiyun #define IFC_NAND_EVTER_STAT_ECCER	0x02000000
539*4882a593Smuzhiyun /* RCW Load Done */
540*4882a593Smuzhiyun #define IFC_NAND_EVTER_STAT_RCW_DN	0x00008000
541*4882a593Smuzhiyun /* Boot Loadr Done */
542*4882a593Smuzhiyun #define IFC_NAND_EVTER_STAT_BOOT_DN	0x00004000
543*4882a593Smuzhiyun /* Bad Block Indicator search select */
544*4882a593Smuzhiyun #define IFC_NAND_EVTER_STAT_BBI_SRCH_SE	0x00000800
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun /*
547*4882a593Smuzhiyun  * NAND Flash Page Read Completion Event Status Register
548*4882a593Smuzhiyun  * (PGRDCMPL_EVT_STAT)
549*4882a593Smuzhiyun  */
550*4882a593Smuzhiyun #define PGRDCMPL_EVT_STAT_MASK		0xFFFF0000
551*4882a593Smuzhiyun /* Small Page 0-15 Done */
552*4882a593Smuzhiyun #define PGRDCMPL_EVT_STAT_SECTION_SP(n)	(1 << (31 - (n)))
553*4882a593Smuzhiyun /* Large Page(2K) 0-3 Done */
554*4882a593Smuzhiyun #define PGRDCMPL_EVT_STAT_LP_2K(n)	(0xF << (28 - (n)*4))
555*4882a593Smuzhiyun /* Large Page(4K) 0-1 Done */
556*4882a593Smuzhiyun #define PGRDCMPL_EVT_STAT_LP_4K(n)	(0xFF << (24 - (n)*8))
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun /*
559*4882a593Smuzhiyun  * NAND Event and Error Enable Register (NAND_EVTER_EN)
560*4882a593Smuzhiyun  */
561*4882a593Smuzhiyun /* Operation complete event enable */
562*4882a593Smuzhiyun #define IFC_NAND_EVTER_EN_OPC_EN	0x80000000
563*4882a593Smuzhiyun /* Page read complete event enable */
564*4882a593Smuzhiyun #define IFC_NAND_EVTER_EN_PGRDCMPL_EN	0x20000000
565*4882a593Smuzhiyun /* Flash Timeout error enable */
566*4882a593Smuzhiyun #define IFC_NAND_EVTER_EN_FTOER_EN	0x08000000
567*4882a593Smuzhiyun /* Write Protect error enable */
568*4882a593Smuzhiyun #define IFC_NAND_EVTER_EN_WPER_EN	0x04000000
569*4882a593Smuzhiyun /* ECC error logging enable */
570*4882a593Smuzhiyun #define IFC_NAND_EVTER_EN_ECCER_EN	0x02000000
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun /*
573*4882a593Smuzhiyun  * NAND Event and Error Interrupt Enable Register (NAND_EVTER_INTR_EN)
574*4882a593Smuzhiyun  */
575*4882a593Smuzhiyun /* Enable interrupt for operation complete */
576*4882a593Smuzhiyun #define IFC_NAND_EVTER_INTR_OPCIR_EN		0x80000000
577*4882a593Smuzhiyun /* Enable interrupt for Page read complete */
578*4882a593Smuzhiyun #define IFC_NAND_EVTER_INTR_PGRDCMPLIR_EN	0x20000000
579*4882a593Smuzhiyun /* Enable interrupt for Flash timeout error */
580*4882a593Smuzhiyun #define IFC_NAND_EVTER_INTR_FTOERIR_EN		0x08000000
581*4882a593Smuzhiyun /* Enable interrupt for Write protect error */
582*4882a593Smuzhiyun #define IFC_NAND_EVTER_INTR_WPERIR_EN		0x04000000
583*4882a593Smuzhiyun /* Enable interrupt for ECC error*/
584*4882a593Smuzhiyun #define IFC_NAND_EVTER_INTR_ECCERIR_EN		0x02000000
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun /*
587*4882a593Smuzhiyun  * NAND Transfer Error Attribute Register-0 (NAND_ERATTR0)
588*4882a593Smuzhiyun  */
589*4882a593Smuzhiyun #define IFC_NAND_ERATTR0_MASK		0x0C080000
590*4882a593Smuzhiyun /* Error on CS0-3 for NAND */
591*4882a593Smuzhiyun #define IFC_NAND_ERATTR0_ERCS_CS0	0x00000000
592*4882a593Smuzhiyun #define IFC_NAND_ERATTR0_ERCS_CS1	0x04000000
593*4882a593Smuzhiyun #define IFC_NAND_ERATTR0_ERCS_CS2	0x08000000
594*4882a593Smuzhiyun #define IFC_NAND_ERATTR0_ERCS_CS3	0x0C000000
595*4882a593Smuzhiyun /* Transaction type of error Read/Write */
596*4882a593Smuzhiyun #define IFC_NAND_ERATTR0_ERTTYPE_READ	0x00080000
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun /*
599*4882a593Smuzhiyun  * NAND Flash Status Register (NAND_FSR)
600*4882a593Smuzhiyun  */
601*4882a593Smuzhiyun /* First byte of data read from read status op */
602*4882a593Smuzhiyun #define IFC_NAND_NFSR_RS0		0xFF000000
603*4882a593Smuzhiyun /* Second byte of data read from read status op */
604*4882a593Smuzhiyun #define IFC_NAND_NFSR_RS1		0x00FF0000
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun /*
607*4882a593Smuzhiyun  * ECC Error Status Registers (ECCSTAT0-ECCSTAT3)
608*4882a593Smuzhiyun  */
609*4882a593Smuzhiyun /* Number of ECC errors on sector n (n = 0-15) */
610*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR0_MASK	0x0F000000
611*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR0_SHIFT	24
612*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR1_MASK	0x000F0000
613*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR1_SHIFT	16
614*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR2_MASK	0x00000F00
615*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR2_SHIFT	8
616*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR3_MASK	0x0000000F
617*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT0_ERRCNT_SECTOR3_SHIFT	0
618*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR4_MASK	0x0F000000
619*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR4_SHIFT	24
620*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR5_MASK	0x000F0000
621*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR5_SHIFT	16
622*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR6_MASK	0x00000F00
623*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR6_SHIFT	8
624*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR7_MASK	0x0000000F
625*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT1_ERRCNT_SECTOR7_SHIFT	0
626*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR8_MASK	0x0F000000
627*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR8_SHIFT	24
628*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR9_MASK	0x000F0000
629*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR9_SHIFT	16
630*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR10_MASK	0x00000F00
631*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR10_SHIFT	8
632*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR11_MASK	0x0000000F
633*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT2_ERRCNT_SECTOR11_SHIFT	0
634*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR12_MASK	0x0F000000
635*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR12_SHIFT	24
636*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR13_MASK	0x000F0000
637*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR13_SHIFT	16
638*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR14_MASK	0x00000F00
639*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR14_SHIFT	8
640*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR15_MASK	0x0000000F
641*4882a593Smuzhiyun #define IFC_NAND_ECCSTAT3_ERRCNT_SECTOR15_SHIFT	0
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun /*
644*4882a593Smuzhiyun  * NAND Control Register (NANDCR)
645*4882a593Smuzhiyun  */
646*4882a593Smuzhiyun #define IFC_NAND_NCR_FTOCNT_MASK	0x1E000000
647*4882a593Smuzhiyun #define IFC_NAND_NCR_FTOCNT_SHIFT	25
648*4882a593Smuzhiyun #define IFC_NAND_NCR_FTOCNT(n)	((_ilog2(n) - 8)  << IFC_NAND_NCR_FTOCNT_SHIFT)
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun /*
651*4882a593Smuzhiyun  * NAND_AUTOBOOT_TRGR
652*4882a593Smuzhiyun  */
653*4882a593Smuzhiyun /* Trigger RCW load */
654*4882a593Smuzhiyun #define IFC_NAND_AUTOBOOT_TRGR_RCW_LD	0x80000000
655*4882a593Smuzhiyun /* Trigget Auto Boot */
656*4882a593Smuzhiyun #define IFC_NAND_AUTOBOOT_TRGR_BOOT_LD	0x20000000
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun /*
659*4882a593Smuzhiyun  * NAND_MDR
660*4882a593Smuzhiyun  */
661*4882a593Smuzhiyun /* 1st read data byte when opcode SBRD */
662*4882a593Smuzhiyun #define IFC_NAND_MDR_RDATA0		0xFF000000
663*4882a593Smuzhiyun /* 2nd read data byte when opcode SBRD */
664*4882a593Smuzhiyun #define IFC_NAND_MDR_RDATA1		0x00FF0000
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun /*
667*4882a593Smuzhiyun  * NOR Machine Specific Registers
668*4882a593Smuzhiyun  */
669*4882a593Smuzhiyun /*
670*4882a593Smuzhiyun  * NOR Event and Error Status Register (NOR_EVTER_STAT)
671*4882a593Smuzhiyun  */
672*4882a593Smuzhiyun /* NOR Command Sequence Operation Complete */
673*4882a593Smuzhiyun #define IFC_NOR_EVTER_STAT_OPC_NOR	0x80000000
674*4882a593Smuzhiyun /* Write Protect Error */
675*4882a593Smuzhiyun #define IFC_NOR_EVTER_STAT_WPER		0x04000000
676*4882a593Smuzhiyun /* Command Sequence Timeout Error */
677*4882a593Smuzhiyun #define IFC_NOR_EVTER_STAT_STOER	0x01000000
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun /*
680*4882a593Smuzhiyun  * NOR Event and Error Enable Register (NOR_EVTER_EN)
681*4882a593Smuzhiyun  */
682*4882a593Smuzhiyun /* NOR Command Seq complete event enable */
683*4882a593Smuzhiyun #define IFC_NOR_EVTER_EN_OPCEN_NOR	0x80000000
684*4882a593Smuzhiyun /* Write Protect Error Checking Enable */
685*4882a593Smuzhiyun #define IFC_NOR_EVTER_EN_WPEREN		0x04000000
686*4882a593Smuzhiyun /* Timeout Error Enable */
687*4882a593Smuzhiyun #define IFC_NOR_EVTER_EN_STOEREN	0x01000000
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun /*
690*4882a593Smuzhiyun  * NOR Event and Error Interrupt Enable Register (NOR_EVTER_INTR_EN)
691*4882a593Smuzhiyun  */
692*4882a593Smuzhiyun /* Enable interrupt for OPC complete */
693*4882a593Smuzhiyun #define IFC_NOR_EVTER_INTR_OPCEN_NOR	0x80000000
694*4882a593Smuzhiyun /* Enable interrupt for write protect error */
695*4882a593Smuzhiyun #define IFC_NOR_EVTER_INTR_WPEREN	0x04000000
696*4882a593Smuzhiyun /* Enable interrupt for timeout error */
697*4882a593Smuzhiyun #define IFC_NOR_EVTER_INTR_STOEREN	0x01000000
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun /*
700*4882a593Smuzhiyun  * NOR Transfer Error Attribute Register-0 (NOR_ERATTR0)
701*4882a593Smuzhiyun  */
702*4882a593Smuzhiyun /* Source ID for error transaction */
703*4882a593Smuzhiyun #define IFC_NOR_ERATTR0_ERSRCID		0xFF000000
704*4882a593Smuzhiyun /* AXI ID for error transation */
705*4882a593Smuzhiyun #define IFC_NOR_ERATTR0_ERAID		0x000FF000
706*4882a593Smuzhiyun /* Chip select corresponds to NOR error */
707*4882a593Smuzhiyun #define IFC_NOR_ERATTR0_ERCS_CS0	0x00000000
708*4882a593Smuzhiyun #define IFC_NOR_ERATTR0_ERCS_CS1	0x00000010
709*4882a593Smuzhiyun #define IFC_NOR_ERATTR0_ERCS_CS2	0x00000020
710*4882a593Smuzhiyun #define IFC_NOR_ERATTR0_ERCS_CS3	0x00000030
711*4882a593Smuzhiyun /* Type of transaction read/write */
712*4882a593Smuzhiyun #define IFC_NOR_ERATTR0_ERTYPE_READ	0x00000001
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun /*
715*4882a593Smuzhiyun  * NOR Transfer Error Attribute Register-2 (NOR_ERATTR2)
716*4882a593Smuzhiyun  */
717*4882a593Smuzhiyun #define IFC_NOR_ERATTR2_ER_NUM_PHASE_EXP	0x000F0000
718*4882a593Smuzhiyun #define IFC_NOR_ERATTR2_ER_NUM_PHASE_PER	0x00000F00
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun /*
721*4882a593Smuzhiyun  * NOR Control Register (NORCR)
722*4882a593Smuzhiyun  */
723*4882a593Smuzhiyun #define IFC_NORCR_MASK			0x0F0F0000
724*4882a593Smuzhiyun /* No. of Address/Data Phase */
725*4882a593Smuzhiyun #define IFC_NORCR_NUM_PHASE_MASK	0x0F000000
726*4882a593Smuzhiyun #define IFC_NORCR_NUM_PHASE_SHIFT	24
727*4882a593Smuzhiyun #define IFC_NORCR_NUM_PHASE(n)	((n-1) << IFC_NORCR_NUM_PHASE_SHIFT)
728*4882a593Smuzhiyun /* Sequence Timeout Count */
729*4882a593Smuzhiyun #define IFC_NORCR_STOCNT_MASK		0x000F0000
730*4882a593Smuzhiyun #define IFC_NORCR_STOCNT_SHIFT		16
731*4882a593Smuzhiyun #define IFC_NORCR_STOCNT(n)	((__ilog2(n) - 8) << IFC_NORCR_STOCNT_SHIFT)
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun /*
734*4882a593Smuzhiyun  * GPCM Machine specific registers
735*4882a593Smuzhiyun  */
736*4882a593Smuzhiyun /*
737*4882a593Smuzhiyun  * GPCM Event and Error Status Register (GPCM_EVTER_STAT)
738*4882a593Smuzhiyun  */
739*4882a593Smuzhiyun /* Timeout error */
740*4882a593Smuzhiyun #define IFC_GPCM_EVTER_STAT_TOER	0x04000000
741*4882a593Smuzhiyun /* Parity error */
742*4882a593Smuzhiyun #define IFC_GPCM_EVTER_STAT_PER		0x01000000
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun /*
745*4882a593Smuzhiyun  * GPCM Event and Error Enable Register (GPCM_EVTER_EN)
746*4882a593Smuzhiyun  */
747*4882a593Smuzhiyun /* Timeout error enable */
748*4882a593Smuzhiyun #define IFC_GPCM_EVTER_EN_TOER_EN	0x04000000
749*4882a593Smuzhiyun /* Parity error enable */
750*4882a593Smuzhiyun #define IFC_GPCM_EVTER_EN_PER_EN	0x01000000
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun /*
753*4882a593Smuzhiyun  * GPCM Event and Error Interrupt Enable Register (GPCM_EVTER_INTR_EN)
754*4882a593Smuzhiyun  */
755*4882a593Smuzhiyun /* Enable Interrupt for timeout error */
756*4882a593Smuzhiyun #define IFC_GPCM_EEIER_TOERIR_EN	0x04000000
757*4882a593Smuzhiyun /* Enable Interrupt for Parity error */
758*4882a593Smuzhiyun #define IFC_GPCM_EEIER_PERIR_EN		0x01000000
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun /*
761*4882a593Smuzhiyun  * GPCM Transfer Error Attribute Register-0 (GPCM_ERATTR0)
762*4882a593Smuzhiyun  */
763*4882a593Smuzhiyun /* Source ID for error transaction */
764*4882a593Smuzhiyun #define IFC_GPCM_ERATTR0_ERSRCID	0xFF000000
765*4882a593Smuzhiyun /* AXI ID for error transaction */
766*4882a593Smuzhiyun #define IFC_GPCM_ERATTR0_ERAID		0x000FF000
767*4882a593Smuzhiyun /* Chip select corresponds to GPCM error */
768*4882a593Smuzhiyun #define IFC_GPCM_ERATTR0_ERCS_CS0	0x00000000
769*4882a593Smuzhiyun #define IFC_GPCM_ERATTR0_ERCS_CS1	0x00000040
770*4882a593Smuzhiyun #define IFC_GPCM_ERATTR0_ERCS_CS2	0x00000080
771*4882a593Smuzhiyun #define IFC_GPCM_ERATTR0_ERCS_CS3	0x000000C0
772*4882a593Smuzhiyun /* Type of transaction read/Write */
773*4882a593Smuzhiyun #define IFC_GPCM_ERATTR0_ERTYPE_READ	0x00000001
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun /*
776*4882a593Smuzhiyun  * GPCM Transfer Error Attribute Register-2 (GPCM_ERATTR2)
777*4882a593Smuzhiyun  */
778*4882a593Smuzhiyun /* On which beat of address/data parity error is observed */
779*4882a593Smuzhiyun #define IFC_GPCM_ERATTR2_PERR_BEAT		0x00000C00
780*4882a593Smuzhiyun /* Parity Error on byte */
781*4882a593Smuzhiyun #define IFC_GPCM_ERATTR2_PERR_BYTE		0x000000F0
782*4882a593Smuzhiyun /* Parity Error reported in addr or data phase */
783*4882a593Smuzhiyun #define IFC_GPCM_ERATTR2_PERR_DATA_PHASE	0x00000001
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun /*
786*4882a593Smuzhiyun  * GPCM Status Register (GPCM_STAT)
787*4882a593Smuzhiyun  */
788*4882a593Smuzhiyun #define IFC_GPCM_STAT_BSY		0x80000000  /* GPCM is busy */
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun #ifndef __ASSEMBLY__
792*4882a593Smuzhiyun #include <asm/io.h>
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun extern void print_ifc_regs(void);
795*4882a593Smuzhiyun extern void init_early_memctl_regs(void);
796*4882a593Smuzhiyun void init_final_memctl_regs(void);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun #define IFC_RREGS_4KOFFSET	(4*1024)
799*4882a593Smuzhiyun #define IFC_RREGS_64KOFFSET	(64*1024)
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun #define IFC_FCM_BASE_ADDR \
802*4882a593Smuzhiyun 	((struct fsl_ifc_fcm *)CONFIG_SYS_IFC_ADDR)
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun #define get_ifc_cspr_ext(i)	\
805*4882a593Smuzhiyun 		(ifc_in32(&(IFC_FCM_BASE_ADDR)->cspr_cs[i].cspr_ext))
806*4882a593Smuzhiyun #define get_ifc_cspr(i)		\
807*4882a593Smuzhiyun 		(ifc_in32(&(IFC_FCM_BASE_ADDR)->cspr_cs[i].cspr))
808*4882a593Smuzhiyun #define get_ifc_csor_ext(i)	\
809*4882a593Smuzhiyun 		(ifc_in32(&(IFC_FCM_BASE_ADDR)->csor_cs[i].csor_ext))
810*4882a593Smuzhiyun #define get_ifc_csor(i)		\
811*4882a593Smuzhiyun 		(ifc_in32(&(IFC_FCM_BASE_ADDR)->csor_cs[i].csor))
812*4882a593Smuzhiyun #define get_ifc_amask(i)	\
813*4882a593Smuzhiyun 		(ifc_in32(&(IFC_FCM_BASE_ADDR)->amask_cs[i].amask))
814*4882a593Smuzhiyun #define get_ifc_ftim(i, j)	\
815*4882a593Smuzhiyun 		(ifc_in32(&(IFC_FCM_BASE_ADDR)->ftim_cs[i].ftim[j]))
816*4882a593Smuzhiyun #define set_ifc_cspr_ext(i, v)	\
817*4882a593Smuzhiyun 		(ifc_out32(&(IFC_FCM_BASE_ADDR)->cspr_cs[i].cspr_ext, v))
818*4882a593Smuzhiyun #define set_ifc_cspr(i, v)	\
819*4882a593Smuzhiyun 		(ifc_out32(&(IFC_FCM_BASE_ADDR)->cspr_cs[i].cspr, v))
820*4882a593Smuzhiyun #define set_ifc_csor_ext(i, v)	\
821*4882a593Smuzhiyun 		(ifc_out32(&(IFC_FCM_BASE_ADDR)->csor_cs[i].csor_ext, v))
822*4882a593Smuzhiyun #define set_ifc_csor(i, v)	\
823*4882a593Smuzhiyun 		(ifc_out32(&(IFC_FCM_BASE_ADDR)->csor_cs[i].csor, v))
824*4882a593Smuzhiyun #define set_ifc_amask(i, v)	\
825*4882a593Smuzhiyun 		(ifc_out32(&(IFC_FCM_BASE_ADDR)->amask_cs[i].amask, v))
826*4882a593Smuzhiyun #define set_ifc_ftim(i, j, v)	\
827*4882a593Smuzhiyun 		(ifc_out32(&(IFC_FCM_BASE_ADDR)->ftim_cs[i].ftim[j], v))
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun enum ifc_chip_sel {
830*4882a593Smuzhiyun 	IFC_CS0,
831*4882a593Smuzhiyun 	IFC_CS1,
832*4882a593Smuzhiyun 	IFC_CS2,
833*4882a593Smuzhiyun 	IFC_CS3,
834*4882a593Smuzhiyun 	IFC_CS4,
835*4882a593Smuzhiyun 	IFC_CS5,
836*4882a593Smuzhiyun 	IFC_CS6,
837*4882a593Smuzhiyun 	IFC_CS7,
838*4882a593Smuzhiyun };
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun enum ifc_ftims {
841*4882a593Smuzhiyun 	IFC_FTIM0,
842*4882a593Smuzhiyun 	IFC_FTIM1,
843*4882a593Smuzhiyun 	IFC_FTIM2,
844*4882a593Smuzhiyun 	IFC_FTIM3,
845*4882a593Smuzhiyun };
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun /*
848*4882a593Smuzhiyun  * IFC Controller NAND Machine registers
849*4882a593Smuzhiyun  */
850*4882a593Smuzhiyun struct fsl_ifc_nand {
851*4882a593Smuzhiyun 	u32 ncfgr;
852*4882a593Smuzhiyun 	u32 res1[0x4];
853*4882a593Smuzhiyun 	u32 nand_fcr0;
854*4882a593Smuzhiyun 	u32 nand_fcr1;
855*4882a593Smuzhiyun 	u32 res2[0x8];
856*4882a593Smuzhiyun 	u32 row0;
857*4882a593Smuzhiyun 	u32 res3;
858*4882a593Smuzhiyun 	u32 col0;
859*4882a593Smuzhiyun 	u32 res4;
860*4882a593Smuzhiyun 	u32 row1;
861*4882a593Smuzhiyun 	u32 res5;
862*4882a593Smuzhiyun 	u32 col1;
863*4882a593Smuzhiyun 	u32 res6;
864*4882a593Smuzhiyun 	u32 row2;
865*4882a593Smuzhiyun 	u32 res7;
866*4882a593Smuzhiyun 	u32 col2;
867*4882a593Smuzhiyun 	u32 res8;
868*4882a593Smuzhiyun 	u32 row3;
869*4882a593Smuzhiyun 	u32 res9;
870*4882a593Smuzhiyun 	u32 col3;
871*4882a593Smuzhiyun 	u32 res10[0x24];
872*4882a593Smuzhiyun 	u32 nand_fbcr;
873*4882a593Smuzhiyun 	u32 res11;
874*4882a593Smuzhiyun 	u32 nand_fir0;
875*4882a593Smuzhiyun 	u32 nand_fir1;
876*4882a593Smuzhiyun 	u32 nand_fir2;
877*4882a593Smuzhiyun 	u32 res12[0x10];
878*4882a593Smuzhiyun 	u32 nand_csel;
879*4882a593Smuzhiyun 	u32 res13;
880*4882a593Smuzhiyun 	u32 nandseq_strt;
881*4882a593Smuzhiyun 	u32 res14;
882*4882a593Smuzhiyun 	u32 nand_evter_stat;
883*4882a593Smuzhiyun 	u32 res15;
884*4882a593Smuzhiyun 	u32 pgrdcmpl_evt_stat;
885*4882a593Smuzhiyun 	u32 res16[0x2];
886*4882a593Smuzhiyun 	u32 nand_evter_en;
887*4882a593Smuzhiyun 	u32 res17[0x2];
888*4882a593Smuzhiyun 	u32 nand_evter_intr_en;
889*4882a593Smuzhiyun 	u32 nand_vol_addr_stat;
890*4882a593Smuzhiyun 	u32 res18;
891*4882a593Smuzhiyun 	u32 nand_erattr0;
892*4882a593Smuzhiyun 	u32 nand_erattr1;
893*4882a593Smuzhiyun 	u32 res19[0x10];
894*4882a593Smuzhiyun 	u32 nand_fsr;
895*4882a593Smuzhiyun 	u32 res20[0x1];
896*4882a593Smuzhiyun 	u32 nand_eccstat[8];
897*4882a593Smuzhiyun 	u32 res21[0x1c];
898*4882a593Smuzhiyun 	u32 nanndcr;
899*4882a593Smuzhiyun 	u32 res22[0x2];
900*4882a593Smuzhiyun 	u32 nand_autoboot_trgr;
901*4882a593Smuzhiyun 	u32 res23;
902*4882a593Smuzhiyun 	u32 nand_mdr;
903*4882a593Smuzhiyun 	u32 res24[0x1c];
904*4882a593Smuzhiyun 	u32 nand_dll_lowcfg0;
905*4882a593Smuzhiyun 	u32 nand_dll_lowcfg1;
906*4882a593Smuzhiyun 	u32 res25;
907*4882a593Smuzhiyun 	u32 nand_dll_lowstat;
908*4882a593Smuzhiyun 	u32 res26[0x3C];
909*4882a593Smuzhiyun };
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun /*
912*4882a593Smuzhiyun  * IFC controller NOR Machine registers
913*4882a593Smuzhiyun  */
914*4882a593Smuzhiyun struct fsl_ifc_nor {
915*4882a593Smuzhiyun 	u32 nor_evter_stat;
916*4882a593Smuzhiyun 	u32 res1[0x2];
917*4882a593Smuzhiyun 	u32 nor_evter_en;
918*4882a593Smuzhiyun 	u32 res2[0x2];
919*4882a593Smuzhiyun 	u32 nor_evter_intr_en;
920*4882a593Smuzhiyun 	u32 res3[0x2];
921*4882a593Smuzhiyun 	u32 nor_erattr0;
922*4882a593Smuzhiyun 	u32 nor_erattr1;
923*4882a593Smuzhiyun 	u32 nor_erattr2;
924*4882a593Smuzhiyun 	u32 res4[0x4];
925*4882a593Smuzhiyun 	u32 norcr;
926*4882a593Smuzhiyun 	u32 res5[0xEF];
927*4882a593Smuzhiyun };
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun /*
930*4882a593Smuzhiyun  * IFC controller GPCM Machine registers
931*4882a593Smuzhiyun  */
932*4882a593Smuzhiyun struct fsl_ifc_gpcm {
933*4882a593Smuzhiyun 	u32 gpcm_evter_stat;
934*4882a593Smuzhiyun 	u32 res1[0x2];
935*4882a593Smuzhiyun 	u32 gpcm_evter_en;
936*4882a593Smuzhiyun 	u32 res2[0x2];
937*4882a593Smuzhiyun 	u32 gpcm_evter_intr_en;
938*4882a593Smuzhiyun 	u32 res3[0x2];
939*4882a593Smuzhiyun 	u32 gpcm_erattr0;
940*4882a593Smuzhiyun 	u32 gpcm_erattr1;
941*4882a593Smuzhiyun 	u32 gpcm_erattr2;
942*4882a593Smuzhiyun 	u32 gpcm_stat;
943*4882a593Smuzhiyun };
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_IFC_BANK_COUNT
946*4882a593Smuzhiyun #if (CONFIG_SYS_FSL_IFC_BANK_COUNT <= 8)
947*4882a593Smuzhiyun #define IFC_CSPR_REG_LEN	148
948*4882a593Smuzhiyun #define IFC_AMASK_REG_LEN	144
949*4882a593Smuzhiyun #define IFC_CSOR_REG_LEN	144
950*4882a593Smuzhiyun #define IFC_FTIM_REG_LEN	576
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun #define IFC_CSPR_USED_LEN	sizeof(struct fsl_ifc_cspr) * \
953*4882a593Smuzhiyun 					CONFIG_SYS_FSL_IFC_BANK_COUNT
954*4882a593Smuzhiyun #define IFC_AMASK_USED_LEN	sizeof(struct fsl_ifc_amask) * \
955*4882a593Smuzhiyun 					CONFIG_SYS_FSL_IFC_BANK_COUNT
956*4882a593Smuzhiyun #define IFC_CSOR_USED_LEN	sizeof(struct fsl_ifc_csor) * \
957*4882a593Smuzhiyun 					CONFIG_SYS_FSL_IFC_BANK_COUNT
958*4882a593Smuzhiyun #define IFC_FTIM_USED_LEN	sizeof(struct fsl_ifc_ftim) * \
959*4882a593Smuzhiyun 					CONFIG_SYS_FSL_IFC_BANK_COUNT
960*4882a593Smuzhiyun #else
961*4882a593Smuzhiyun #error IFC BANK count not vaild
962*4882a593Smuzhiyun #endif
963*4882a593Smuzhiyun #else
964*4882a593Smuzhiyun #error IFC BANK count not defined
965*4882a593Smuzhiyun #endif
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun struct fsl_ifc_cspr {
968*4882a593Smuzhiyun 	u32 cspr_ext;
969*4882a593Smuzhiyun 	u32 cspr;
970*4882a593Smuzhiyun 	u32 res;
971*4882a593Smuzhiyun };
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun struct fsl_ifc_amask {
974*4882a593Smuzhiyun 	u32 amask;
975*4882a593Smuzhiyun 	u32 res[0x2];
976*4882a593Smuzhiyun };
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun struct fsl_ifc_csor {
979*4882a593Smuzhiyun 	u32 csor;
980*4882a593Smuzhiyun 	u32 csor_ext;
981*4882a593Smuzhiyun 	u32 res;
982*4882a593Smuzhiyun };
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun struct fsl_ifc_ftim {
985*4882a593Smuzhiyun 	u32 ftim[4];
986*4882a593Smuzhiyun 	u32 res[0x8];
987*4882a593Smuzhiyun };
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun /*
990*4882a593Smuzhiyun  * IFC Controller Global Registers
991*4882a593Smuzhiyun  * FCM - Flash control machine
992*4882a593Smuzhiyun  */
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun struct fsl_ifc_fcm {
995*4882a593Smuzhiyun 	u32 ifc_rev;
996*4882a593Smuzhiyun 	u32 res1[0x2];
997*4882a593Smuzhiyun 	struct fsl_ifc_cspr cspr_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT];
998*4882a593Smuzhiyun 	u8 res2[IFC_CSPR_REG_LEN - IFC_CSPR_USED_LEN];
999*4882a593Smuzhiyun 	struct fsl_ifc_amask amask_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT];
1000*4882a593Smuzhiyun 	u8 res3[IFC_AMASK_REG_LEN - IFC_AMASK_USED_LEN];
1001*4882a593Smuzhiyun 	struct fsl_ifc_csor csor_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT];
1002*4882a593Smuzhiyun 	u8 res4[IFC_CSOR_REG_LEN - IFC_CSOR_USED_LEN];
1003*4882a593Smuzhiyun 	struct fsl_ifc_ftim ftim_cs[CONFIG_SYS_FSL_IFC_BANK_COUNT];
1004*4882a593Smuzhiyun 	u8 res5[IFC_FTIM_REG_LEN - IFC_FTIM_USED_LEN];
1005*4882a593Smuzhiyun 	u32 rb_stat;
1006*4882a593Smuzhiyun 	u32 rb_map;
1007*4882a593Smuzhiyun 	u32 wp_map;
1008*4882a593Smuzhiyun 	u32 ifc_gcr;
1009*4882a593Smuzhiyun 	u32 res7[0x2];
1010*4882a593Smuzhiyun 	u32 cm_evter_stat;
1011*4882a593Smuzhiyun 	u32 res8[0x2];
1012*4882a593Smuzhiyun 	u32 cm_evter_en;
1013*4882a593Smuzhiyun 	u32 res9[0x2];
1014*4882a593Smuzhiyun 	u32 cm_evter_intr_en;
1015*4882a593Smuzhiyun 	u32 res10[0x2];
1016*4882a593Smuzhiyun 	u32 cm_erattr0;
1017*4882a593Smuzhiyun 	u32 cm_erattr1;
1018*4882a593Smuzhiyun 	u32 res11[0x2];
1019*4882a593Smuzhiyun 	u32 ifc_ccr;
1020*4882a593Smuzhiyun 	u32 ifc_csr;
1021*4882a593Smuzhiyun 	u32 ddr_ccr_low;
1022*4882a593Smuzhiyun };
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun struct fsl_ifc_runtime {
1025*4882a593Smuzhiyun 	struct fsl_ifc_nand ifc_nand;
1026*4882a593Smuzhiyun 	struct fsl_ifc_nor ifc_nor;
1027*4882a593Smuzhiyun 	struct fsl_ifc_gpcm ifc_gpcm;
1028*4882a593Smuzhiyun };
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun struct fsl_ifc {
1031*4882a593Smuzhiyun 	struct fsl_ifc_fcm *gregs;
1032*4882a593Smuzhiyun 	struct fsl_ifc_runtime *rregs;
1033*4882a593Smuzhiyun };
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A002769
1036*4882a593Smuzhiyun #undef CSPR_MSEL_NOR
1037*4882a593Smuzhiyun #define CSPR_MSEL_NOR	CSPR_MSEL_GPCM
1038*4882a593Smuzhiyun #endif
1039*4882a593Smuzhiyun #endif /* CONFIG_FSL_IFC */
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */
1042*4882a593Smuzhiyun #endif /* __FSL_IFC_H */
1043