xref: /OK3568_Linux_fs/u-boot/include/fsl_esdhc.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * FSL SD/MMC Defines
3*4882a593Smuzhiyun  *-------------------------------------------------------------------
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef  __FSL_ESDHC_H__
11*4882a593Smuzhiyun #define	__FSL_ESDHC_H__
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <asm/byteorder.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* needed for the mmc_cfg definition */
17*4882a593Smuzhiyun #include <mmc.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
20*4882a593Smuzhiyun #include "../board/freescale/common/qixis.h"
21*4882a593Smuzhiyun #endif
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* FSL eSDHC-specific constants */
24*4882a593Smuzhiyun #define SYSCTL			0x0002e02c
25*4882a593Smuzhiyun #define SYSCTL_INITA		0x08000000
26*4882a593Smuzhiyun #define SYSCTL_TIMEOUT_MASK	0x000f0000
27*4882a593Smuzhiyun #define SYSCTL_CLOCK_MASK	0x0000fff0
28*4882a593Smuzhiyun #if !defined(CONFIG_FSL_USDHC)
29*4882a593Smuzhiyun #define SYSCTL_CKEN		0x00000008
30*4882a593Smuzhiyun #define SYSCTL_PEREN		0x00000004
31*4882a593Smuzhiyun #define SYSCTL_HCKEN		0x00000002
32*4882a593Smuzhiyun #define SYSCTL_IPGEN		0x00000001
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun #define SYSCTL_RSTA		0x01000000
35*4882a593Smuzhiyun #define SYSCTL_RSTC		0x02000000
36*4882a593Smuzhiyun #define SYSCTL_RSTD		0x04000000
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define VENDORSPEC_CKEN		0x00004000
39*4882a593Smuzhiyun #define VENDORSPEC_PEREN	0x00002000
40*4882a593Smuzhiyun #define VENDORSPEC_HCKEN	0x00001000
41*4882a593Smuzhiyun #define VENDORSPEC_IPGEN	0x00000800
42*4882a593Smuzhiyun #define VENDORSPEC_INIT		0x20007809
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define IRQSTAT			0x0002e030
45*4882a593Smuzhiyun #define IRQSTAT_DMAE		(0x10000000)
46*4882a593Smuzhiyun #define IRQSTAT_AC12E		(0x01000000)
47*4882a593Smuzhiyun #define IRQSTAT_DEBE		(0x00400000)
48*4882a593Smuzhiyun #define IRQSTAT_DCE		(0x00200000)
49*4882a593Smuzhiyun #define IRQSTAT_DTOE		(0x00100000)
50*4882a593Smuzhiyun #define IRQSTAT_CIE		(0x00080000)
51*4882a593Smuzhiyun #define IRQSTAT_CEBE		(0x00040000)
52*4882a593Smuzhiyun #define IRQSTAT_CCE		(0x00020000)
53*4882a593Smuzhiyun #define IRQSTAT_CTOE		(0x00010000)
54*4882a593Smuzhiyun #define IRQSTAT_CINT		(0x00000100)
55*4882a593Smuzhiyun #define IRQSTAT_CRM		(0x00000080)
56*4882a593Smuzhiyun #define IRQSTAT_CINS		(0x00000040)
57*4882a593Smuzhiyun #define IRQSTAT_BRR		(0x00000020)
58*4882a593Smuzhiyun #define IRQSTAT_BWR		(0x00000010)
59*4882a593Smuzhiyun #define IRQSTAT_DINT		(0x00000008)
60*4882a593Smuzhiyun #define IRQSTAT_BGE		(0x00000004)
61*4882a593Smuzhiyun #define IRQSTAT_TC		(0x00000002)
62*4882a593Smuzhiyun #define IRQSTAT_CC		(0x00000001)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define CMD_ERR		(IRQSTAT_CIE | IRQSTAT_CEBE | IRQSTAT_CCE)
65*4882a593Smuzhiyun #define DATA_ERR	(IRQSTAT_DEBE | IRQSTAT_DCE | IRQSTAT_DTOE | \
66*4882a593Smuzhiyun 				IRQSTAT_DMAE)
67*4882a593Smuzhiyun #define DATA_COMPLETE	(IRQSTAT_TC | IRQSTAT_DINT)
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define IRQSTATEN		0x0002e034
70*4882a593Smuzhiyun #define IRQSTATEN_DMAE		(0x10000000)
71*4882a593Smuzhiyun #define IRQSTATEN_AC12E		(0x01000000)
72*4882a593Smuzhiyun #define IRQSTATEN_DEBE		(0x00400000)
73*4882a593Smuzhiyun #define IRQSTATEN_DCE		(0x00200000)
74*4882a593Smuzhiyun #define IRQSTATEN_DTOE		(0x00100000)
75*4882a593Smuzhiyun #define IRQSTATEN_CIE		(0x00080000)
76*4882a593Smuzhiyun #define IRQSTATEN_CEBE		(0x00040000)
77*4882a593Smuzhiyun #define IRQSTATEN_CCE		(0x00020000)
78*4882a593Smuzhiyun #define IRQSTATEN_CTOE		(0x00010000)
79*4882a593Smuzhiyun #define IRQSTATEN_CINT		(0x00000100)
80*4882a593Smuzhiyun #define IRQSTATEN_CRM		(0x00000080)
81*4882a593Smuzhiyun #define IRQSTATEN_CINS		(0x00000040)
82*4882a593Smuzhiyun #define IRQSTATEN_BRR		(0x00000020)
83*4882a593Smuzhiyun #define IRQSTATEN_BWR		(0x00000010)
84*4882a593Smuzhiyun #define IRQSTATEN_DINT		(0x00000008)
85*4882a593Smuzhiyun #define IRQSTATEN_BGE		(0x00000004)
86*4882a593Smuzhiyun #define IRQSTATEN_TC		(0x00000002)
87*4882a593Smuzhiyun #define IRQSTATEN_CC		(0x00000001)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define ESDHCCTL		0x0002e40c
90*4882a593Smuzhiyun #define ESDHCCTL_PCS		(0x00080000)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define PRSSTAT			0x0002e024
93*4882a593Smuzhiyun #define PRSSTAT_DAT0		(0x01000000)
94*4882a593Smuzhiyun #define PRSSTAT_CLSL		(0x00800000)
95*4882a593Smuzhiyun #define PRSSTAT_WPSPL		(0x00080000)
96*4882a593Smuzhiyun #define PRSSTAT_CDPL		(0x00040000)
97*4882a593Smuzhiyun #define PRSSTAT_CINS		(0x00010000)
98*4882a593Smuzhiyun #define PRSSTAT_BREN		(0x00000800)
99*4882a593Smuzhiyun #define PRSSTAT_BWEN		(0x00000400)
100*4882a593Smuzhiyun #define PRSSTAT_SDSTB		(0X00000008)
101*4882a593Smuzhiyun #define PRSSTAT_DLA		(0x00000004)
102*4882a593Smuzhiyun #define PRSSTAT_CICHB		(0x00000002)
103*4882a593Smuzhiyun #define PRSSTAT_CIDHB		(0x00000001)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define PROCTL			0x0002e028
106*4882a593Smuzhiyun #define PROCTL_INIT		0x00000020
107*4882a593Smuzhiyun #define PROCTL_DTW_4		0x00000002
108*4882a593Smuzhiyun #define PROCTL_DTW_8		0x00000004
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define CMDARG			0x0002e008
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define XFERTYP			0x0002e00c
113*4882a593Smuzhiyun #define XFERTYP_CMD(x)		((x & 0x3f) << 24)
114*4882a593Smuzhiyun #define XFERTYP_CMDTYP_NORMAL	0x0
115*4882a593Smuzhiyun #define XFERTYP_CMDTYP_SUSPEND	0x00400000
116*4882a593Smuzhiyun #define XFERTYP_CMDTYP_RESUME	0x00800000
117*4882a593Smuzhiyun #define XFERTYP_CMDTYP_ABORT	0x00c00000
118*4882a593Smuzhiyun #define XFERTYP_DPSEL		0x00200000
119*4882a593Smuzhiyun #define XFERTYP_CICEN		0x00100000
120*4882a593Smuzhiyun #define XFERTYP_CCCEN		0x00080000
121*4882a593Smuzhiyun #define XFERTYP_RSPTYP_NONE	0
122*4882a593Smuzhiyun #define XFERTYP_RSPTYP_136	0x00010000
123*4882a593Smuzhiyun #define XFERTYP_RSPTYP_48	0x00020000
124*4882a593Smuzhiyun #define XFERTYP_RSPTYP_48_BUSY	0x00030000
125*4882a593Smuzhiyun #define XFERTYP_MSBSEL		0x00000020
126*4882a593Smuzhiyun #define XFERTYP_DTDSEL		0x00000010
127*4882a593Smuzhiyun #define XFERTYP_DDREN		0x00000008
128*4882a593Smuzhiyun #define XFERTYP_AC12EN		0x00000004
129*4882a593Smuzhiyun #define XFERTYP_BCEN		0x00000002
130*4882a593Smuzhiyun #define XFERTYP_DMAEN		0x00000001
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define CINS_TIMEOUT		1000
133*4882a593Smuzhiyun #define PIO_TIMEOUT		100000
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define DSADDR		0x2e004
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define CMDRSP0		0x2e010
138*4882a593Smuzhiyun #define CMDRSP1		0x2e014
139*4882a593Smuzhiyun #define CMDRSP2		0x2e018
140*4882a593Smuzhiyun #define CMDRSP3		0x2e01c
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define DATPORT		0x2e020
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define WML		0x2e044
145*4882a593Smuzhiyun #define WML_WRITE	0x00010000
146*4882a593Smuzhiyun #ifdef CONFIG_FSL_SDHC_V2_3
147*4882a593Smuzhiyun #define WML_RD_WML_MAX		0x80
148*4882a593Smuzhiyun #define WML_WR_WML_MAX		0x80
149*4882a593Smuzhiyun #define WML_RD_WML_MAX_VAL	0x0
150*4882a593Smuzhiyun #define WML_WR_WML_MAX_VAL	0x0
151*4882a593Smuzhiyun #define WML_RD_WML_MASK		0x7f
152*4882a593Smuzhiyun #define WML_WR_WML_MASK		0x7f0000
153*4882a593Smuzhiyun #else
154*4882a593Smuzhiyun #define WML_RD_WML_MAX		0x10
155*4882a593Smuzhiyun #define WML_WR_WML_MAX		0x80
156*4882a593Smuzhiyun #define WML_RD_WML_MAX_VAL	0x10
157*4882a593Smuzhiyun #define WML_WR_WML_MAX_VAL	0x80
158*4882a593Smuzhiyun #define WML_RD_WML_MASK	0xff
159*4882a593Smuzhiyun #define WML_WR_WML_MASK	0xff0000
160*4882a593Smuzhiyun #endif
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define BLKATTR		0x2e004
163*4882a593Smuzhiyun #define BLKATTR_CNT(x)	((x & 0xffff) << 16)
164*4882a593Smuzhiyun #define BLKATTR_SIZE(x)	(x & 0x1fff)
165*4882a593Smuzhiyun #define MAX_BLK_CNT	0x7fff	/* so malloc will have enough room with 32M */
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define ESDHC_HOSTCAPBLT_VS18	0x04000000
168*4882a593Smuzhiyun #define ESDHC_HOSTCAPBLT_VS30	0x02000000
169*4882a593Smuzhiyun #define ESDHC_HOSTCAPBLT_VS33	0x01000000
170*4882a593Smuzhiyun #define ESDHC_HOSTCAPBLT_SRS	0x00800000
171*4882a593Smuzhiyun #define ESDHC_HOSTCAPBLT_DMAS	0x00400000
172*4882a593Smuzhiyun #define ESDHC_HOSTCAPBLT_HSS	0x00200000
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define ESDHC_VENDORSPEC_VSELECT 0x00000002 /* Use 1.8V */
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun struct fsl_esdhc_cfg {
177*4882a593Smuzhiyun 	phys_addr_t esdhc_base;
178*4882a593Smuzhiyun 	u32	sdhc_clk;
179*4882a593Smuzhiyun 	u8	max_bus_width;
180*4882a593Smuzhiyun 	int	wp_enable;
181*4882a593Smuzhiyun 	int	vs18_enable; /* Use 1.8V if set to 1 */
182*4882a593Smuzhiyun 	struct mmc_config cfg;
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /* Select the correct accessors depending on endianess */
186*4882a593Smuzhiyun #if defined CONFIG_SYS_FSL_ESDHC_LE
187*4882a593Smuzhiyun #define esdhc_read32		in_le32
188*4882a593Smuzhiyun #define esdhc_write32		out_le32
189*4882a593Smuzhiyun #define esdhc_clrsetbits32	clrsetbits_le32
190*4882a593Smuzhiyun #define esdhc_clrbits32		clrbits_le32
191*4882a593Smuzhiyun #define esdhc_setbits32		setbits_le32
192*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_ESDHC_BE)
193*4882a593Smuzhiyun #define esdhc_read32            in_be32
194*4882a593Smuzhiyun #define esdhc_write32           out_be32
195*4882a593Smuzhiyun #define esdhc_clrsetbits32      clrsetbits_be32
196*4882a593Smuzhiyun #define esdhc_clrbits32         clrbits_be32
197*4882a593Smuzhiyun #define esdhc_setbits32         setbits_be32
198*4882a593Smuzhiyun #elif __BYTE_ORDER == __LITTLE_ENDIAN
199*4882a593Smuzhiyun #define esdhc_read32		in_le32
200*4882a593Smuzhiyun #define esdhc_write32		out_le32
201*4882a593Smuzhiyun #define esdhc_clrsetbits32	clrsetbits_le32
202*4882a593Smuzhiyun #define esdhc_clrbits32		clrbits_le32
203*4882a593Smuzhiyun #define esdhc_setbits32		setbits_le32
204*4882a593Smuzhiyun #elif __BYTE_ORDER == __BIG_ENDIAN
205*4882a593Smuzhiyun #define esdhc_read32		in_be32
206*4882a593Smuzhiyun #define esdhc_write32		out_be32
207*4882a593Smuzhiyun #define esdhc_clrsetbits32	clrsetbits_be32
208*4882a593Smuzhiyun #define esdhc_clrbits32		clrbits_be32
209*4882a593Smuzhiyun #define esdhc_setbits32		setbits_be32
210*4882a593Smuzhiyun #else
211*4882a593Smuzhiyun #error "Endianess is not defined: please fix to continue"
212*4882a593Smuzhiyun #endif
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
215*4882a593Smuzhiyun int fsl_esdhc_mmc_init(bd_t *bis);
216*4882a593Smuzhiyun int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg);
217*4882a593Smuzhiyun void fdt_fixup_esdhc(void *blob, bd_t *bd);
218*4882a593Smuzhiyun #else
fsl_esdhc_mmc_init(bd_t * bis)219*4882a593Smuzhiyun static inline int fsl_esdhc_mmc_init(bd_t *bis) { return -ENOSYS; }
fdt_fixup_esdhc(void * blob,bd_t * bd)220*4882a593Smuzhiyun static inline void fdt_fixup_esdhc(void *blob, bd_t *bd) {}
221*4882a593Smuzhiyun #endif /* CONFIG_FSL_ESDHC */
222*4882a593Smuzhiyun void __noreturn mmc_boot(void);
223*4882a593Smuzhiyun void mmc_spl_load_image(uint32_t offs, unsigned int size, void *vdst);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #endif  /* __FSL_ESDHC_H__ */
226