1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2009-2011 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __DTSEC_H__ 8*4882a593Smuzhiyun #define __DTSEC_H__ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #include <asm/types.h> 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun struct dtsec { 13*4882a593Smuzhiyun u32 tsec_id; /* controller ID and version */ 14*4882a593Smuzhiyun u32 tsec_id2; /* controller ID and configuration */ 15*4882a593Smuzhiyun u32 ievent; /* interrupt event */ 16*4882a593Smuzhiyun u32 imask; /* interrupt mask */ 17*4882a593Smuzhiyun u32 res0; 18*4882a593Smuzhiyun u32 ecntrl; /* ethernet control and configuration */ 19*4882a593Smuzhiyun u32 ptv; /* pause time value */ 20*4882a593Smuzhiyun u32 tbipa; /* TBI PHY address */ 21*4882a593Smuzhiyun u32 res1[8]; 22*4882a593Smuzhiyun u32 tctrl; /* Transmit control register */ 23*4882a593Smuzhiyun u32 res2[3]; 24*4882a593Smuzhiyun u32 rctrl; /* Receive control register */ 25*4882a593Smuzhiyun u32 res3[11]; 26*4882a593Smuzhiyun u32 igaddr[8]; /* Individual group address */ 27*4882a593Smuzhiyun u32 gaddr[8]; /* group address */ 28*4882a593Smuzhiyun u32 res4[16]; 29*4882a593Smuzhiyun u32 maccfg1; /* MAC configuration register 1 */ 30*4882a593Smuzhiyun u32 maccfg2; /* MAC configuration register 2 */ 31*4882a593Smuzhiyun u32 ipgifg; /* inter-packet/inter-frame gap */ 32*4882a593Smuzhiyun u32 hafdup; /* half-duplex control */ 33*4882a593Smuzhiyun u32 maxfrm; /* Maximum frame size */ 34*4882a593Smuzhiyun u32 res5[3]; 35*4882a593Smuzhiyun u32 miimcfg; /* MII management configuration */ 36*4882a593Smuzhiyun u32 miimcom; /* MII management command */ 37*4882a593Smuzhiyun u32 miimadd; /* MII management address */ 38*4882a593Smuzhiyun u32 miimcon; /* MII management control */ 39*4882a593Smuzhiyun u32 miimstat; /* MII management status */ 40*4882a593Smuzhiyun u32 miimind; /* MII management indicator */ 41*4882a593Smuzhiyun u32 res6; 42*4882a593Smuzhiyun u32 ifstat; /* Interface status */ 43*4882a593Smuzhiyun u32 macstnaddr1; /* MAC station address 1 */ 44*4882a593Smuzhiyun u32 macstnaddr2; /* MAC station address 2 */ 45*4882a593Smuzhiyun u32 res7[46]; 46*4882a593Smuzhiyun /* transmit and receive counter */ 47*4882a593Smuzhiyun u32 tr64; /* Tx and Rx 64 bytes frame */ 48*4882a593Smuzhiyun u32 tr127; /* Tx and Rx 65 to 127 bytes frame */ 49*4882a593Smuzhiyun u32 tr255; /* Tx and Rx 128 to 255 bytes frame */ 50*4882a593Smuzhiyun u32 tr511; /* Tx and Rx 256 to 511 bytes frame */ 51*4882a593Smuzhiyun u32 tr1k; /* Tx and Rx 512 to 1023 bytes frame */ 52*4882a593Smuzhiyun u32 trmax; /* Tx and Rx 1024 to 1518 bytes frame */ 53*4882a593Smuzhiyun u32 trmgv; /* Tx and Rx 1519 to 1522 good VLAN frame */ 54*4882a593Smuzhiyun /* receive counters */ 55*4882a593Smuzhiyun u32 rbyt; /* Receive byte counter */ 56*4882a593Smuzhiyun u32 rpkt; /* Receive packet counter */ 57*4882a593Smuzhiyun u32 rfcs; /* Receive FCS error */ 58*4882a593Smuzhiyun u32 rmca; /* Receive multicast packet */ 59*4882a593Smuzhiyun u32 rbca; /* Receive broadcast packet */ 60*4882a593Smuzhiyun u32 rxcf; /* Receive control frame */ 61*4882a593Smuzhiyun u32 rxpf; /* Receive pause frame */ 62*4882a593Smuzhiyun u32 rxuo; /* Receive unknown OP code */ 63*4882a593Smuzhiyun u32 raln; /* Receive alignment error */ 64*4882a593Smuzhiyun u32 rflr; /* Receive frame length error */ 65*4882a593Smuzhiyun u32 rcde; /* Receive code error */ 66*4882a593Smuzhiyun u32 rcse; /* Receive carrier sense error */ 67*4882a593Smuzhiyun u32 rund; /* Receive undersize packet */ 68*4882a593Smuzhiyun u32 rovr; /* Receive oversize packet */ 69*4882a593Smuzhiyun u32 rfrg; /* Receive fragments counter */ 70*4882a593Smuzhiyun u32 rjbr; /* Receive jabber counter */ 71*4882a593Smuzhiyun u32 rdrp; /* Receive drop counter */ 72*4882a593Smuzhiyun /* transmit counters */ 73*4882a593Smuzhiyun u32 tbyt; /* Transmit byte counter */ 74*4882a593Smuzhiyun u32 tpkt; /* Transmit packet */ 75*4882a593Smuzhiyun u32 tmca; /* Transmit multicast packet */ 76*4882a593Smuzhiyun u32 tbca; /* Transmit broadcast packet */ 77*4882a593Smuzhiyun u32 txpf; /* Transmit pause control frame */ 78*4882a593Smuzhiyun u32 tdfr; /* Transmit deferral packet */ 79*4882a593Smuzhiyun u32 tedf; /* Transmit excessive deferral pkt */ 80*4882a593Smuzhiyun u32 tscl; /* Transmit single collision pkt */ 81*4882a593Smuzhiyun u32 tmcl; /* Transmit multiple collision pkt */ 82*4882a593Smuzhiyun u32 tlcl; /* Transmit late collision pkt */ 83*4882a593Smuzhiyun u32 txcl; /* Transmit excessive collision */ 84*4882a593Smuzhiyun u32 tncl; /* Transmit total collision */ 85*4882a593Smuzhiyun u32 res8; 86*4882a593Smuzhiyun u32 tdrp; /* Transmit drop frame */ 87*4882a593Smuzhiyun u32 tjbr; /* Transmit jabber frame */ 88*4882a593Smuzhiyun u32 tfcs; /* Transmit FCS error */ 89*4882a593Smuzhiyun u32 txcf; /* Transmit control frame */ 90*4882a593Smuzhiyun u32 tovr; /* Transmit oversize frame */ 91*4882a593Smuzhiyun u32 tund; /* Transmit undersize frame */ 92*4882a593Smuzhiyun u32 tfrg; /* Transmit fragments frame */ 93*4882a593Smuzhiyun /* counter controls */ 94*4882a593Smuzhiyun u32 car1; /* carry register 1 */ 95*4882a593Smuzhiyun u32 car2; /* carry register 2 */ 96*4882a593Smuzhiyun u32 cam1; /* carry register 1 mask */ 97*4882a593Smuzhiyun u32 cam2; /* carry register 2 mask */ 98*4882a593Smuzhiyun u32 res9[80]; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun /* TBI register addresses */ 103*4882a593Smuzhiyun #define TBI_CR 0x00 104*4882a593Smuzhiyun #define TBI_SR 0x01 105*4882a593Smuzhiyun #define TBI_ANA 0x04 106*4882a593Smuzhiyun #define TBI_ANLPBPA 0x05 107*4882a593Smuzhiyun #define TBI_ANEX 0x06 108*4882a593Smuzhiyun #define TBI_TBICON 0x11 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /* TBI MDIO register bit fields*/ 111*4882a593Smuzhiyun #define TBICON_CLK_SELECT 0x0020 112*4882a593Smuzhiyun #define TBIANA_ASYMMETRIC_PAUSE 0x0100 113*4882a593Smuzhiyun #define TBIANA_SYMMETRIC_PAUSE 0x0080 114*4882a593Smuzhiyun #define TBIANA_HALF_DUPLEX 0x0040 115*4882a593Smuzhiyun #define TBIANA_FULL_DUPLEX 0x0020 116*4882a593Smuzhiyun #define TBICR_PHY_RESET 0x8000 117*4882a593Smuzhiyun #define TBICR_ANEG_ENABLE 0x1000 118*4882a593Smuzhiyun #define TBICR_RESTART_ANEG 0x0200 119*4882a593Smuzhiyun #define TBICR_FULL_DUPLEX 0x0100 120*4882a593Smuzhiyun #define TBICR_SPEED1_SET 0x0040 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun /* IEVENT - interrupt events register */ 123*4882a593Smuzhiyun #define IEVENT_BABR 0x80000000 /* Babbling receive error */ 124*4882a593Smuzhiyun #define IEVENT_RXC 0x40000000 /* pause control frame received */ 125*4882a593Smuzhiyun #define IEVENT_MSRO 0x04000000 /* MIB counter overflow */ 126*4882a593Smuzhiyun #define IEVENT_GTSC 0x02000000 /* Graceful transmit stop complete */ 127*4882a593Smuzhiyun #define IEVENT_BABT 0x01000000 /* Babbling transmit error */ 128*4882a593Smuzhiyun #define IEVENT_TXC 0x00800000 /* control frame transmitted */ 129*4882a593Smuzhiyun #define IEVENT_TXE 0x00400000 /* Transmit channel error */ 130*4882a593Smuzhiyun #define IEVENT_LC 0x00040000 /* Late collision occurred */ 131*4882a593Smuzhiyun #define IEVENT_CRL 0x00020000 /* Collision retry exceed limit */ 132*4882a593Smuzhiyun #define IEVENT_XFUN 0x00010000 /* Transmit FIFO underrun */ 133*4882a593Smuzhiyun #define IEVENT_ABRT 0x00008000 /* Transmit packet abort */ 134*4882a593Smuzhiyun #define IEVENT_MMRD 0x00000400 /* MII management read complete */ 135*4882a593Smuzhiyun #define IEVENT_MMWR 0x00000200 /* MII management write complete */ 136*4882a593Smuzhiyun #define IEVENT_GRSC 0x00000100 /* Graceful stop complete */ 137*4882a593Smuzhiyun #define IEVENT_TDPE 0x00000002 /* Internal data parity error on Tx */ 138*4882a593Smuzhiyun #define IEVENT_RDPE 0x00000001 /* Internal data parity error on Rx */ 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #define IEVENT_CLEAR_ALL 0xffffffff 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun /* IMASK - interrupt mask register */ 143*4882a593Smuzhiyun #define IMASK_BREN 0x80000000 /* Babbling receive enable */ 144*4882a593Smuzhiyun #define IMASK_RXCEN 0x40000000 /* receive control enable */ 145*4882a593Smuzhiyun #define IMASK_MSROEN 0x04000000 /* MIB counter overflow enable */ 146*4882a593Smuzhiyun #define IMASK_GTSCEN 0x02000000 /* Graceful Tx stop complete enable */ 147*4882a593Smuzhiyun #define IMASK_BTEN 0x01000000 /* Babbling transmit error enable */ 148*4882a593Smuzhiyun #define IMASK_TXCEN 0x00800000 /* control frame transmitted enable */ 149*4882a593Smuzhiyun #define IMASK_TXEEN 0x00400000 /* Transmit channel error enable */ 150*4882a593Smuzhiyun #define IMASK_LCEN 0x00040000 /* Late collision interrupt enable */ 151*4882a593Smuzhiyun #define IMASK_CRLEN 0x00020000 /* Collision retry exceed limit */ 152*4882a593Smuzhiyun #define IMASK_XFUNEN 0x00010000 /* Transmit FIFO underrun enable */ 153*4882a593Smuzhiyun #define IMASK_ABRTEN 0x00008000 /* Transmit packet abort enable */ 154*4882a593Smuzhiyun #define IMASK_MMRDEN 0x00000400 /* MII management read complete enable */ 155*4882a593Smuzhiyun #define IMASK_MMWREN 0x00000200 /* MII management write complete enable */ 156*4882a593Smuzhiyun #define IMASK_GRSCEN 0x00000100 /* Graceful stop complete interrupt enable */ 157*4882a593Smuzhiyun #define IMASK_TDPEEN 0x00000002 /* Internal data parity error on Tx enable */ 158*4882a593Smuzhiyun #define IMASK_RDPEEN 0x00000001 /* Internal data parity error on Rx enable */ 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #define IMASK_MASK_ALL 0x00000000 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun /* ECNTRL - ethernet control register */ 163*4882a593Smuzhiyun #define ECNTRL_CFG_RO 0x80000000 /* GMIIM, RPM, R100M, SGMIIM bits are RO */ 164*4882a593Smuzhiyun #define ECNTRL_CLRCNT 0x00004000 /* clear all statistics */ 165*4882a593Smuzhiyun #define ECNTRL_AUTOZ 0x00002000 /* auto zero MIB counter */ 166*4882a593Smuzhiyun #define ECNTRL_STEN 0x00001000 /* enable internal counters to update */ 167*4882a593Smuzhiyun #define ECNTRL_GMIIM 0x00000040 /* 1- GMII or RGMII interface mode */ 168*4882a593Smuzhiyun #define ECNTRL_TBIM 0x00000020 /* 1- Ten-bit interface mode */ 169*4882a593Smuzhiyun #define ECNTRL_RPM 0x00000010 /* 1- RGMII reduced-pin mode */ 170*4882a593Smuzhiyun #define ECNTRL_R100M 0x00000008 /* 1- RGMII 100 Mbps, SGMII 100 Mbps 171*4882a593Smuzhiyun 0- RGMII 10 Mbps, SGMII 10 Mbps */ 172*4882a593Smuzhiyun #define ECNTRL_SGMIIM 0x00000002 /* 1- SGMII interface mode */ 173*4882a593Smuzhiyun #define ECNTRL_TBIM 0x00000020 /* 1- TBI Interface mode (for SGMII) */ 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun #define ECNTRL_DEFAULT (ECNTRL_TBIM | ECNTRL_R100M | ECNTRL_SGMIIM) 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun /* TCTRL - Transmit control register */ 178*4882a593Smuzhiyun #define TCTRL_THDF 0x00000800 /* Transmit half-duplex flow control */ 179*4882a593Smuzhiyun #define TCTRL_TTSE 0x00000040 /* Transmit time-stamp enable */ 180*4882a593Smuzhiyun #define TCTRL_GTS 0x00000020 /* Graceful transmit stop */ 181*4882a593Smuzhiyun #define TCTRL_RFC_PAUSE 0x00000010 /* Receive flow control pause frame */ 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun /* RCTRL - Receive control register */ 184*4882a593Smuzhiyun #define RCTRL_PAL_MASK 0x001f0000 /* packet alignment padding length */ 185*4882a593Smuzhiyun #define RCTRL_PAL_SHIFT 16 186*4882a593Smuzhiyun #define RCTRL_CFA 0x00008000 /* control frame accept enable */ 187*4882a593Smuzhiyun #define RCTRL_GHTX 0x00000800 /* group address hash table extend */ 188*4882a593Smuzhiyun #define RCTRL_RTSE 0x00000040 /* receive 1588 time-stamp enable */ 189*4882a593Smuzhiyun #define RCTRL_GRS 0x00000020 /* graceful receive stop */ 190*4882a593Smuzhiyun #define RCTRL_BC_REJ 0x00000010 /* broadcast frame reject */ 191*4882a593Smuzhiyun #define RCTRL_BC_MPROM 0x00000008 /* all multicast/broadcast frames received */ 192*4882a593Smuzhiyun #define RCTRL_RSF 0x00000004 /* receive short frame(17~63 bytes) enable */ 193*4882a593Smuzhiyun #define RCTRL_EMEN 0x00000002 /* Exact match MAC address enable */ 194*4882a593Smuzhiyun #define RCTRL_UPROM 0x00000001 /* all unicast frame received */ 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun /* MACCFG1 - MAC configuration 1 register */ 197*4882a593Smuzhiyun #define MACCFG1_SOFT_RST 0x80000000 /* place the MAC in reset */ 198*4882a593Smuzhiyun #define MACCFG1_RST_RXMAC 0x00080000 /* reset receive MAC control block */ 199*4882a593Smuzhiyun #define MACCFG1_RST_TXMAC 0x00040000 /* reet transmit MAC control block */ 200*4882a593Smuzhiyun #define MACCFG1_RST_RXFUN 0x00020000 /* reset receive function block */ 201*4882a593Smuzhiyun #define MACCFG1_RST_TXFUN 0x00010000 /* reset transmit function block */ 202*4882a593Smuzhiyun #define MACCFG1_LOOPBACK 0x00000100 /* MAC loopback */ 203*4882a593Smuzhiyun #define MACCFG1_RX_FLOW 0x00000020 /* Receive flow */ 204*4882a593Smuzhiyun #define MACCFG1_TX_FLOW 0x00000010 /* Transmit flow */ 205*4882a593Smuzhiyun #define MACCFG1_SYNC_RXEN 0x00000008 /* Frame reception enabled */ 206*4882a593Smuzhiyun #define MACCFG1_RX_EN 0x00000004 /* Rx enable */ 207*4882a593Smuzhiyun #define MACCFG1_SYNC_TXEN 0x00000002 /* Frame transmission is enabled */ 208*4882a593Smuzhiyun #define MACCFG1_TX_EN 0x00000001 /* Tx enable */ 209*4882a593Smuzhiyun #define MACCFG1_RXTX_EN (MACCFG1_RX_EN | MACCFG1_TX_EN) 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun /* MACCFG2 - MAC configuration 2 register */ 212*4882a593Smuzhiyun #define MACCFG2_PRE_LEN_MASK 0x0000f000 /* preamble length */ 213*4882a593Smuzhiyun #define MACCFG2_PRE_LEN(x) ((x << 12) & MACCFG2_PRE_LEN_MASK) 214*4882a593Smuzhiyun #define MACCFG2_IF_MODE_MASK 0x00000300 215*4882a593Smuzhiyun #define MACCFG2_IF_MODE_NIBBLE 0x00000100 /* MII, 10/100 Mbps MII/RMII */ 216*4882a593Smuzhiyun #define MACCFG2_IF_MODE_BYTE 0x00000200 /* GMII/TBI, 1000 GMII/TBI */ 217*4882a593Smuzhiyun #define MACCFG2_PRE_RX_EN 0x00000080 /* receive preamble enable */ 218*4882a593Smuzhiyun #define MACCFG2_PRE_TX_EN 0x00000040 /* tx preable enable */ 219*4882a593Smuzhiyun #define MACCFG2_HUGE_FRAME 0x00000020 /* >= max frame len enable */ 220*4882a593Smuzhiyun #define MACCFG2_LEN_CHECK 0x00000010 /* MAC check frame's length Rx */ 221*4882a593Smuzhiyun #define MACCFG2_MAG_EN 0x00000008 /* magic packet enable */ 222*4882a593Smuzhiyun #define MACCFG2_PAD_CRC 0x00000004 /* pad and append CRC */ 223*4882a593Smuzhiyun #define MACCFG2_CRC_EN 0x00000002 /* MAC appends a CRC on all frames */ 224*4882a593Smuzhiyun #define MACCFG2_FULL_DUPLEX 0x00000001 /* Full deplex mode */ 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun struct fsl_enet_mac; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun void init_dtsec(struct fsl_enet_mac *mac, void *base, void *phyregs, 229*4882a593Smuzhiyun int max_rx_len); 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun #endif 232