1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Freescale DSPI Module Defines 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2004-2007, 2015 Freescale Semiconductor, Inc. 5*4882a593Smuzhiyun * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 6*4882a593Smuzhiyun * Chao Fu (B44548@freesacle.com) 7*4882a593Smuzhiyun * Haikun Wang (B53464@freescale.com) 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #ifndef _FSL_DSPI_H_ 13*4882a593Smuzhiyun #define _FSL_DSPI_H_ 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* DMA Serial Peripheral Interface (DSPI) */ 16*4882a593Smuzhiyun struct dspi { 17*4882a593Smuzhiyun u32 mcr; /* 0x00 */ 18*4882a593Smuzhiyun u32 resv0; /* 0x04 */ 19*4882a593Smuzhiyun u32 tcr; /* 0x08 */ 20*4882a593Smuzhiyun u32 ctar[8]; /* 0x0C - 0x28 */ 21*4882a593Smuzhiyun u32 sr; /* 0x2C */ 22*4882a593Smuzhiyun u32 irsr; /* 0x30 */ 23*4882a593Smuzhiyun u32 tfr; /* 0x34 - PUSHR */ 24*4882a593Smuzhiyun u32 rfr; /* 0x38 - POPR */ 25*4882a593Smuzhiyun #ifdef CONFIG_MCF547x_8x 26*4882a593Smuzhiyun u32 tfdr[4]; /* 0x3C */ 27*4882a593Smuzhiyun u8 resv2[0x30]; /* 0x40 */ 28*4882a593Smuzhiyun u32 rfdr[4]; /* 0x7C */ 29*4882a593Smuzhiyun #else 30*4882a593Smuzhiyun u32 tfdr[16]; /* 0x3C */ 31*4882a593Smuzhiyun u32 rfdr[16]; /* 0x7C */ 32*4882a593Smuzhiyun #endif 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun /* Module configuration */ 36*4882a593Smuzhiyun #define DSPI_MCR_MSTR 0x80000000 37*4882a593Smuzhiyun #define DSPI_MCR_CSCK 0x40000000 38*4882a593Smuzhiyun #define DSPI_MCR_DCONF(x) (((x) & 0x03) << 28) 39*4882a593Smuzhiyun #define DSPI_MCR_FRZ 0x08000000 40*4882a593Smuzhiyun #define DSPI_MCR_MTFE 0x04000000 41*4882a593Smuzhiyun #define DSPI_MCR_PCSSE 0x02000000 42*4882a593Smuzhiyun #define DSPI_MCR_ROOE 0x01000000 43*4882a593Smuzhiyun #define DSPI_MCR_PCSIS(x) (1 << (16 + (x))) 44*4882a593Smuzhiyun #define DSPI_MCR_PCSIS_MASK (0xff << 16) 45*4882a593Smuzhiyun #define DSPI_MCR_CSIS7 0x00800000 46*4882a593Smuzhiyun #define DSPI_MCR_CSIS6 0x00400000 47*4882a593Smuzhiyun #define DSPI_MCR_CSIS5 0x00200000 48*4882a593Smuzhiyun #define DSPI_MCR_CSIS4 0x00100000 49*4882a593Smuzhiyun #define DSPI_MCR_CSIS3 0x00080000 50*4882a593Smuzhiyun #define DSPI_MCR_CSIS2 0x00040000 51*4882a593Smuzhiyun #define DSPI_MCR_CSIS1 0x00020000 52*4882a593Smuzhiyun #define DSPI_MCR_CSIS0 0x00010000 53*4882a593Smuzhiyun #define DSPI_MCR_DOZE 0x00008000 54*4882a593Smuzhiyun #define DSPI_MCR_MDIS 0x00004000 55*4882a593Smuzhiyun #define DSPI_MCR_DTXF 0x00002000 56*4882a593Smuzhiyun #define DSPI_MCR_DRXF 0x00001000 57*4882a593Smuzhiyun #define DSPI_MCR_CTXF 0x00000800 58*4882a593Smuzhiyun #define DSPI_MCR_CRXF 0x00000400 59*4882a593Smuzhiyun #define DSPI_MCR_SMPL_PT(x) (((x) & 0x03) << 8) 60*4882a593Smuzhiyun #define DSPI_MCR_FCPCS 0x00000001 61*4882a593Smuzhiyun #define DSPI_MCR_PES 0x00000001 62*4882a593Smuzhiyun #define DSPI_MCR_HALT 0x00000001 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /* Transfer count */ 65*4882a593Smuzhiyun #define DSPI_TCR_SPI_TCNT(x) (((x) & 0x0000FFFF) << 16) 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* Clock and transfer attributes */ 68*4882a593Smuzhiyun #define DSPI_CTAR(x) (0x0c + (x * 4)) 69*4882a593Smuzhiyun #define DSPI_CTAR_DBR 0x80000000 70*4882a593Smuzhiyun #define DSPI_CTAR_TRSZ(x) (((x) & 0x0F) << 27) 71*4882a593Smuzhiyun #define DSPI_CTAR_CPOL 0x04000000 72*4882a593Smuzhiyun #define DSPI_CTAR_CPHA 0x02000000 73*4882a593Smuzhiyun #define DSPI_CTAR_LSBFE 0x01000000 74*4882a593Smuzhiyun #define DSPI_CTAR_PCSSCK(x) (((x) & 0x03) << 22) 75*4882a593Smuzhiyun #define DSPI_CTAR_PCSSCK_7CLK 0x00A00000 76*4882a593Smuzhiyun #define DSPI_CTAR_PCSSCK_5CLK 0x00800000 77*4882a593Smuzhiyun #define DSPI_CTAR_PCSSCK_3CLK 0x00400000 78*4882a593Smuzhiyun #define DSPI_CTAR_PCSSCK_1CLK 0x00000000 79*4882a593Smuzhiyun #define DSPI_CTAR_PASC(x) (((x) & 0x03) << 20) 80*4882a593Smuzhiyun #define DSPI_CTAR_PASC_7CLK 0x00300000 81*4882a593Smuzhiyun #define DSPI_CTAR_PASC_5CLK 0x00200000 82*4882a593Smuzhiyun #define DSPI_CTAR_PASC_3CLK 0x00100000 83*4882a593Smuzhiyun #define DSPI_CTAR_PASC_1CLK 0x00000000 84*4882a593Smuzhiyun #define DSPI_CTAR_PDT(x) (((x) & 0x03) << 18) 85*4882a593Smuzhiyun #define DSPI_CTAR_PDT_7CLK 0x000A0000 86*4882a593Smuzhiyun #define DSPI_CTAR_PDT_5CLK 0x00080000 87*4882a593Smuzhiyun #define DSPI_CTAR_PDT_3CLK 0x00040000 88*4882a593Smuzhiyun #define DSPI_CTAR_PDT_1CLK 0x00000000 89*4882a593Smuzhiyun #define DSPI_CTAR_PBR(x) (((x) & 0x03) << 16) 90*4882a593Smuzhiyun #define DSPI_CTAR_PBR_7CLK 0x00030000 91*4882a593Smuzhiyun #define DSPI_CTAR_PBR_5CLK 0x00020000 92*4882a593Smuzhiyun #define DSPI_CTAR_PBR_3CLK 0x00010000 93*4882a593Smuzhiyun #define DSPI_CTAR_PBR_1CLK 0x00000000 94*4882a593Smuzhiyun #define DSPI_CTAR_CSSCK(x) (((x) & 0x0F) << 12) 95*4882a593Smuzhiyun #define DSPI_CTAR_ASC(x) (((x) & 0x0F) << 8) 96*4882a593Smuzhiyun #define DSPI_CTAR_DT(x) (((x) & 0x0F) << 4) 97*4882a593Smuzhiyun #define DSPI_CTAR_BR(x) ((x) & 0x0F) 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun /* Status */ 100*4882a593Smuzhiyun #define DSPI_SR_TCF 0x80000000 101*4882a593Smuzhiyun #define DSPI_SR_TXRXS 0x40000000 102*4882a593Smuzhiyun #define DSPI_SR_EOQF 0x10000000 103*4882a593Smuzhiyun #define DSPI_SR_TFUF 0x08000000 104*4882a593Smuzhiyun #define DSPI_SR_TFFF 0x02000000 105*4882a593Smuzhiyun #define DSPI_SR_RFOF 0x00080000 106*4882a593Smuzhiyun #define DSPI_SR_RFDF 0x00020000 107*4882a593Smuzhiyun #define DSPI_SR_TXCTR(x) (((x) & 0x0000F000) >> 12) 108*4882a593Smuzhiyun #define DSPI_SR_TXPTR(x) (((x) & 0x00000F00) >> 8) 109*4882a593Smuzhiyun #define DSPI_SR_RXCTR(x) (((x) & 0x000000F0) >> 4) 110*4882a593Smuzhiyun #define DSPI_SR_RXPTR(x) ((x) & 0x0000000F) 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun /* DMA/interrupt request selct and enable */ 113*4882a593Smuzhiyun #define DSPI_IRSR_TCFE 0x80000000 114*4882a593Smuzhiyun #define DSPI_IRSR_EOQFE 0x10000000 115*4882a593Smuzhiyun #define DSPI_IRSR_TFUFE 0x08000000 116*4882a593Smuzhiyun #define DSPI_IRSR_TFFFE 0x02000000 117*4882a593Smuzhiyun #define DSPI_IRSR_TFFFS 0x01000000 118*4882a593Smuzhiyun #define DSPI_IRSR_RFOFE 0x00080000 119*4882a593Smuzhiyun #define DSPI_IRSR_RFDFE 0x00020000 120*4882a593Smuzhiyun #define DSPI_IRSR_RFDFS 0x00010000 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun /* Transfer control - 32-bit access */ 123*4882a593Smuzhiyun #define DSPI_TFR_PCS(x) (((1 << x) & 0x0000003f) << 16) 124*4882a593Smuzhiyun #define DSPI_TFR_CONT 0x80000000 125*4882a593Smuzhiyun #define DSPI_TFR_CTAS(x) (((x) & 0x07) << 28) 126*4882a593Smuzhiyun #define DSPI_TFR_EOQ 0x08000000 127*4882a593Smuzhiyun #define DSPI_TFR_CTCNT 0x04000000 128*4882a593Smuzhiyun #define DSPI_TFR_CS7 0x00800000 129*4882a593Smuzhiyun #define DSPI_TFR_CS6 0x00400000 130*4882a593Smuzhiyun #define DSPI_TFR_CS5 0x00200000 131*4882a593Smuzhiyun #define DSPI_TFR_CS4 0x00100000 132*4882a593Smuzhiyun #define DSPI_TFR_CS3 0x00080000 133*4882a593Smuzhiyun #define DSPI_TFR_CS2 0x00040000 134*4882a593Smuzhiyun #define DSPI_TFR_CS1 0x00020000 135*4882a593Smuzhiyun #define DSPI_TFR_CS0 0x00010000 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun /* Transfer Fifo */ 138*4882a593Smuzhiyun #define DSPI_TFR_TXDATA(x) ((x) & 0x0000FFFF) 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun /* Bit definitions and macros for DRFR */ 141*4882a593Smuzhiyun #define DSPI_RFR_RXDATA(x) ((x) & 0x0000FFFF) 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun /* Bit definitions and macros for DTFDR group */ 144*4882a593Smuzhiyun #define DSPI_TFDR_TXDATA(x) ((x) & 0x0000FFFF) 145*4882a593Smuzhiyun #define DSPI_TFDR_TXCMD(x) (((x) & 0x0000FFFF) << 16) 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* Bit definitions and macros for DRFDR group */ 148*4882a593Smuzhiyun #define DSPI_RFDR_RXDATA(x) ((x) & 0x0000FFFF) 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #endif /* _FSL_DSPI_H_ */ 151