xref: /OK3568_Linux_fs/u-boot/include/fm_eth.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2009-2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef __FM_ETH_H__
8*4882a593Smuzhiyun #define __FM_ETH_H__
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <phy.h>
12*4882a593Smuzhiyun #include <asm/types.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun enum fm_port {
15*4882a593Smuzhiyun 	FM1_DTSEC1,
16*4882a593Smuzhiyun 	FM1_DTSEC2,
17*4882a593Smuzhiyun 	FM1_DTSEC3,
18*4882a593Smuzhiyun 	FM1_DTSEC4,
19*4882a593Smuzhiyun 	FM1_DTSEC5,
20*4882a593Smuzhiyun 	FM1_DTSEC6,
21*4882a593Smuzhiyun 	FM1_DTSEC9,
22*4882a593Smuzhiyun 	FM1_DTSEC10,
23*4882a593Smuzhiyun 	FM1_10GEC1,
24*4882a593Smuzhiyun 	FM1_10GEC2,
25*4882a593Smuzhiyun 	FM1_10GEC3,
26*4882a593Smuzhiyun 	FM1_10GEC4,
27*4882a593Smuzhiyun 	FM2_DTSEC1,
28*4882a593Smuzhiyun 	FM2_DTSEC2,
29*4882a593Smuzhiyun 	FM2_DTSEC3,
30*4882a593Smuzhiyun 	FM2_DTSEC4,
31*4882a593Smuzhiyun 	FM2_DTSEC5,
32*4882a593Smuzhiyun 	FM2_DTSEC6,
33*4882a593Smuzhiyun 	FM2_DTSEC9,
34*4882a593Smuzhiyun 	FM2_DTSEC10,
35*4882a593Smuzhiyun 	FM2_10GEC1,
36*4882a593Smuzhiyun 	FM2_10GEC2,
37*4882a593Smuzhiyun 	NUM_FM_PORTS,
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun enum fm_eth_type {
41*4882a593Smuzhiyun 	FM_ETH_1G_E,
42*4882a593Smuzhiyun 	FM_ETH_10G_E,
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #ifdef CONFIG_SYS_FMAN_V3
46*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC_MDIO_ADDR	(CONFIG_SYS_FSL_FM1_ADDR + 0xfc000)
47*4882a593Smuzhiyun #define CONFIG_SYS_FM1_TGEC_MDIO_ADDR	(CONFIG_SYS_FSL_FM1_ADDR + 0xfd000)
48*4882a593Smuzhiyun #if (CONFIG_SYS_NUM_FMAN == 2)
49*4882a593Smuzhiyun #define CONFIG_SYS_FM2_DTSEC_MDIO_ADDR	(CONFIG_SYS_FSL_FM2_ADDR + 0xfc000)
50*4882a593Smuzhiyun #define CONFIG_SYS_FM2_TGEC_MDIO_ADDR	(CONFIG_SYS_FSL_FM2_ADDR + 0xfd000)
51*4882a593Smuzhiyun #endif
52*4882a593Smuzhiyun #else
53*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC1_MDIO_ADDR	(CONFIG_SYS_FSL_FM1_ADDR + 0xe1120)
54*4882a593Smuzhiyun #define CONFIG_SYS_FM1_TGEC_MDIO_ADDR	(CONFIG_SYS_FSL_FM1_ADDR + 0xf1000)
55*4882a593Smuzhiyun #endif
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define DEFAULT_FM_MDIO_NAME "FSL_MDIO0"
58*4882a593Smuzhiyun #define DEFAULT_FM_TGEC_MDIO_NAME "FM_TGEC_MDIO"
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* Fman ethernet info struct */
61*4882a593Smuzhiyun #define FM_ETH_INFO_INITIALIZER(idx, pregs) \
62*4882a593Smuzhiyun 	.fm		= idx,						\
63*4882a593Smuzhiyun 	.phy_regs	= (void *)pregs,				\
64*4882a593Smuzhiyun 	.enet_if	= PHY_INTERFACE_MODE_NONE,			\
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #ifdef CONFIG_SYS_FMAN_V3
67*4882a593Smuzhiyun #define FM_DTSEC_INFO_INITIALIZER(idx, n) \
68*4882a593Smuzhiyun {									\
69*4882a593Smuzhiyun 	FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_DTSEC_MDIO_ADDR)	\
70*4882a593Smuzhiyun 	.index		= idx,						\
71*4882a593Smuzhiyun 	.num		= n - 1,					\
72*4882a593Smuzhiyun 	.type		= FM_ETH_1G_E,					\
73*4882a593Smuzhiyun 	.port		= FM##idx##_DTSEC##n,				\
74*4882a593Smuzhiyun 	.rx_port_id	= RX_PORT_1G_BASE + n - 1,			\
75*4882a593Smuzhiyun 	.tx_port_id	= TX_PORT_1G_BASE + n - 1,			\
76*4882a593Smuzhiyun 	.compat_offset	= CONFIG_SYS_FSL_FM##idx##_OFFSET +		\
77*4882a593Smuzhiyun 				offsetof(struct ccsr_fman, memac[n-1]),\
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #ifdef CONFIG_FSL_FM_10GEC_REGULAR_NOTATION
81*4882a593Smuzhiyun #define FM_TGEC_INFO_INITIALIZER(idx, n) \
82*4882a593Smuzhiyun {									\
83*4882a593Smuzhiyun 	FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_TGEC_MDIO_ADDR)	\
84*4882a593Smuzhiyun 	.index		= idx,						\
85*4882a593Smuzhiyun 	.num		= n - 1,					\
86*4882a593Smuzhiyun 	.type		= FM_ETH_10G_E,					\
87*4882a593Smuzhiyun 	.port		= FM##idx##_10GEC##n,				\
88*4882a593Smuzhiyun 	.rx_port_id	= RX_PORT_10G_BASE2 + n - 1,			\
89*4882a593Smuzhiyun 	.tx_port_id	= TX_PORT_10G_BASE2 + n - 1,			\
90*4882a593Smuzhiyun 	.compat_offset	= CONFIG_SYS_FSL_FM##idx##_OFFSET +		\
91*4882a593Smuzhiyun 				 offsetof(struct ccsr_fman, memac[n-1]),\
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun #else
94*4882a593Smuzhiyun #if (CONFIG_SYS_NUM_FMAN == 2)
95*4882a593Smuzhiyun #define FM_TGEC_INFO_INITIALIZER(idx, n) \
96*4882a593Smuzhiyun {									\
97*4882a593Smuzhiyun 	FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM2_TGEC_MDIO_ADDR)	\
98*4882a593Smuzhiyun 	.index		= idx,						\
99*4882a593Smuzhiyun 	.num		= n - 1,					\
100*4882a593Smuzhiyun 	.type		= FM_ETH_10G_E,					\
101*4882a593Smuzhiyun 	.port		= FM##idx##_10GEC##n,				\
102*4882a593Smuzhiyun 	.rx_port_id	= RX_PORT_10G_BASE + n - 1,			\
103*4882a593Smuzhiyun 	.tx_port_id	= TX_PORT_10G_BASE + n - 1,			\
104*4882a593Smuzhiyun 	.compat_offset	= CONFIG_SYS_FSL_FM##idx##_OFFSET +		\
105*4882a593Smuzhiyun 				offsetof(struct ccsr_fman, memac[n-1+8]),\
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun #else
108*4882a593Smuzhiyun #define FM_TGEC_INFO_INITIALIZER(idx, n) \
109*4882a593Smuzhiyun {									\
110*4882a593Smuzhiyun 	FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_TGEC_MDIO_ADDR)	\
111*4882a593Smuzhiyun 	.index		= idx,						\
112*4882a593Smuzhiyun 	.num		= n - 1,					\
113*4882a593Smuzhiyun 	.type		= FM_ETH_10G_E,					\
114*4882a593Smuzhiyun 	.port		= FM##idx##_10GEC##n,				\
115*4882a593Smuzhiyun 	.rx_port_id	= RX_PORT_10G_BASE + n - 1,			\
116*4882a593Smuzhiyun 	.tx_port_id	= TX_PORT_10G_BASE + n - 1,			\
117*4882a593Smuzhiyun 	.compat_offset	= CONFIG_SYS_FSL_FM##idx##_OFFSET +		\
118*4882a593Smuzhiyun 				offsetof(struct ccsr_fman, memac[n-1+8]),\
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun #endif
121*4882a593Smuzhiyun #endif
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #if (CONFIG_SYS_NUM_FM1_10GEC >= 3)
124*4882a593Smuzhiyun #define FM_TGEC_INFO_INITIALIZER2(idx, n) \
125*4882a593Smuzhiyun {									\
126*4882a593Smuzhiyun 	FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_TGEC_MDIO_ADDR)	\
127*4882a593Smuzhiyun 	.index		= idx,						\
128*4882a593Smuzhiyun 	.num		= n - 1,					\
129*4882a593Smuzhiyun 	.type		= FM_ETH_10G_E,					\
130*4882a593Smuzhiyun 	.port		= FM##idx##_10GEC##n,				\
131*4882a593Smuzhiyun 	.rx_port_id	= RX_PORT_10G_BASE2 + n - 3,			\
132*4882a593Smuzhiyun 	.tx_port_id	= TX_PORT_10G_BASE2 + n - 3,			\
133*4882a593Smuzhiyun 	.compat_offset	= CONFIG_SYS_FSL_FM##idx##_OFFSET +		\
134*4882a593Smuzhiyun 				offsetof(struct ccsr_fman, memac[n-1-2]),\
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun #endif
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #else
139*4882a593Smuzhiyun #define FM_DTSEC_INFO_INITIALIZER(idx, n) \
140*4882a593Smuzhiyun {									\
141*4882a593Smuzhiyun 	FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_DTSEC1_MDIO_ADDR)	\
142*4882a593Smuzhiyun 	.index		= idx,						\
143*4882a593Smuzhiyun 	.num		= n - 1,					\
144*4882a593Smuzhiyun 	.type		= FM_ETH_1G_E,					\
145*4882a593Smuzhiyun 	.port		= FM##idx##_DTSEC##n,				\
146*4882a593Smuzhiyun 	.rx_port_id	= RX_PORT_1G_BASE + n - 1,			\
147*4882a593Smuzhiyun 	.tx_port_id	= TX_PORT_1G_BASE + n - 1,			\
148*4882a593Smuzhiyun 	.compat_offset	= CONFIG_SYS_FSL_FM##idx##_OFFSET +		\
149*4882a593Smuzhiyun 				offsetof(struct ccsr_fman, mac_1g[n-1]),\
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define FM_TGEC_INFO_INITIALIZER(idx, n) \
153*4882a593Smuzhiyun {									\
154*4882a593Smuzhiyun 	FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_TGEC_MDIO_ADDR)	\
155*4882a593Smuzhiyun 	.index		= idx,						\
156*4882a593Smuzhiyun 	.num		= n - 1,					\
157*4882a593Smuzhiyun 	.type		= FM_ETH_10G_E,					\
158*4882a593Smuzhiyun 	.port		= FM##idx##_10GEC##n,				\
159*4882a593Smuzhiyun 	.rx_port_id	= RX_PORT_10G_BASE + n - 1,			\
160*4882a593Smuzhiyun 	.tx_port_id	= TX_PORT_10G_BASE + n - 1,			\
161*4882a593Smuzhiyun 	.compat_offset	= CONFIG_SYS_FSL_FM##idx##_OFFSET +		\
162*4882a593Smuzhiyun 				offsetof(struct ccsr_fman, mac_10g[n-1]),\
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun #endif
165*4882a593Smuzhiyun struct fm_eth_info {
166*4882a593Smuzhiyun 	u8 enabled;
167*4882a593Smuzhiyun 	u8 fm;
168*4882a593Smuzhiyun 	u8 num;
169*4882a593Smuzhiyun 	u8 phy_addr;
170*4882a593Smuzhiyun 	int index;
171*4882a593Smuzhiyun 	u16 rx_port_id;
172*4882a593Smuzhiyun 	u16 tx_port_id;
173*4882a593Smuzhiyun 	enum fm_port port;
174*4882a593Smuzhiyun 	enum fm_eth_type type;
175*4882a593Smuzhiyun 	void *phy_regs;
176*4882a593Smuzhiyun 	phy_interface_t enet_if;
177*4882a593Smuzhiyun 	u32 compat_offset;
178*4882a593Smuzhiyun 	struct mii_dev *bus;
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun struct tgec_mdio_info {
182*4882a593Smuzhiyun 	struct tgec_mdio_controller *regs;
183*4882a593Smuzhiyun 	char *name;
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun struct memac_mdio_info {
187*4882a593Smuzhiyun 	struct memac_mdio_controller *regs;
188*4882a593Smuzhiyun 	char *name;
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun int fm_tgec_mdio_init(bd_t *bis, struct tgec_mdio_info *info);
192*4882a593Smuzhiyun int fm_memac_mdio_init(bd_t *bis, struct memac_mdio_info *info);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun int fm_standard_init(bd_t *bis);
195*4882a593Smuzhiyun void fman_enet_init(void);
196*4882a593Smuzhiyun void fdt_fixup_fman_ethernet(void *fdt);
197*4882a593Smuzhiyun phy_interface_t fm_info_get_enet_if(enum fm_port port);
198*4882a593Smuzhiyun void fm_info_set_phy_address(enum fm_port port, int address);
199*4882a593Smuzhiyun int fm_info_get_phy_address(enum fm_port port);
200*4882a593Smuzhiyun void fm_info_set_mdio(enum fm_port port, struct mii_dev *bus);
201*4882a593Smuzhiyun void fm_disable_port(enum fm_port port);
202*4882a593Smuzhiyun void fm_enable_port(enum fm_port port);
203*4882a593Smuzhiyun void set_sgmii_phy(struct mii_dev *bus, enum fm_port base_port,
204*4882a593Smuzhiyun 		unsigned int port_num, int phy_base_addr);
205*4882a593Smuzhiyun int is_qsgmii_riser_card(struct mii_dev *bus, int phy_base_addr,
206*4882a593Smuzhiyun 		unsigned int port_num, unsigned regnum);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #endif
209