1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2000-2005 3*4882a593Smuzhiyun * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef _FLASH_H_ 9*4882a593Smuzhiyun #define _FLASH_H_ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #ifndef CONFIG_SYS_MAX_FLASH_SECT 12*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 512 13*4882a593Smuzhiyun #endif 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /*----------------------------------------------------------------------- 16*4882a593Smuzhiyun * FLASH Info: contains chip specific data, per FLASH bank 17*4882a593Smuzhiyun */ 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun typedef struct { 20*4882a593Smuzhiyun ulong size; /* total bank size in bytes */ 21*4882a593Smuzhiyun ushort sector_count; /* number of erase units */ 22*4882a593Smuzhiyun ulong flash_id; /* combined device & manufacturer code */ 23*4882a593Smuzhiyun ulong start[CONFIG_SYS_MAX_FLASH_SECT]; /* virtual sector start address */ 24*4882a593Smuzhiyun uchar protect[CONFIG_SYS_MAX_FLASH_SECT]; /* sector protection status */ 25*4882a593Smuzhiyun #ifdef CONFIG_SYS_FLASH_CFI 26*4882a593Smuzhiyun uchar portwidth; /* the width of the port */ 27*4882a593Smuzhiyun uchar chipwidth; /* the width of the chip */ 28*4882a593Smuzhiyun ushort buffer_size; /* # of bytes in write buffer */ 29*4882a593Smuzhiyun ulong erase_blk_tout; /* maximum block erase timeout */ 30*4882a593Smuzhiyun ulong write_tout; /* maximum write timeout */ 31*4882a593Smuzhiyun ulong buffer_write_tout; /* maximum buffer write timeout */ 32*4882a593Smuzhiyun ushort vendor; /* the primary vendor id */ 33*4882a593Smuzhiyun ushort cmd_reset; /* vendor specific reset command */ 34*4882a593Smuzhiyun uchar cmd_erase_sector; /* vendor specific erase sect. command */ 35*4882a593Smuzhiyun ushort interface; /* used for x8/x16 adjustments */ 36*4882a593Smuzhiyun ushort legacy_unlock; /* support Intel legacy (un)locking */ 37*4882a593Smuzhiyun ushort manufacturer_id; /* manufacturer id */ 38*4882a593Smuzhiyun ushort device_id; /* device id */ 39*4882a593Smuzhiyun ushort device_id2; /* extended device id */ 40*4882a593Smuzhiyun ushort ext_addr; /* extended query table address */ 41*4882a593Smuzhiyun ushort cfi_version; /* cfi version */ 42*4882a593Smuzhiyun ushort cfi_offset; /* offset for cfi query */ 43*4882a593Smuzhiyun ulong addr_unlock1; /* unlock address 1 for AMD flash roms */ 44*4882a593Smuzhiyun ulong addr_unlock2; /* unlock address 2 for AMD flash roms */ 45*4882a593Smuzhiyun uchar sr_supported; /* status register supported */ 46*4882a593Smuzhiyun const char *name; /* human-readable name */ 47*4882a593Smuzhiyun #endif 48*4882a593Smuzhiyun #ifdef CONFIG_MTD 49*4882a593Smuzhiyun struct mtd_info *mtd; 50*4882a593Smuzhiyun #endif 51*4882a593Smuzhiyun #ifdef CONFIG_CFI_FLASH /* DM-specific parts */ 52*4882a593Smuzhiyun struct udevice *dev; 53*4882a593Smuzhiyun phys_addr_t base; 54*4882a593Smuzhiyun #endif 55*4882a593Smuzhiyun } flash_info_t; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun extern flash_info_t flash_info[]; /* info for FLASH chips */ 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun typedef unsigned long flash_sect_t; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun /* 62*4882a593Smuzhiyun * Values for the width of the port 63*4882a593Smuzhiyun */ 64*4882a593Smuzhiyun #define FLASH_CFI_8BIT 0x01 65*4882a593Smuzhiyun #define FLASH_CFI_16BIT 0x02 66*4882a593Smuzhiyun #define FLASH_CFI_32BIT 0x04 67*4882a593Smuzhiyun #define FLASH_CFI_64BIT 0x08 68*4882a593Smuzhiyun /* 69*4882a593Smuzhiyun * Values for the width of the chip 70*4882a593Smuzhiyun */ 71*4882a593Smuzhiyun #define FLASH_CFI_BY8 0x01 72*4882a593Smuzhiyun #define FLASH_CFI_BY16 0x02 73*4882a593Smuzhiyun #define FLASH_CFI_BY32 0x04 74*4882a593Smuzhiyun #define FLASH_CFI_BY64 0x08 75*4882a593Smuzhiyun /* 76*4882a593Smuzhiyun * Values for the flash device interface 77*4882a593Smuzhiyun */ 78*4882a593Smuzhiyun #define FLASH_CFI_X8 0x00 79*4882a593Smuzhiyun #define FLASH_CFI_X16 0x01 80*4882a593Smuzhiyun #define FLASH_CFI_X8X16 0x02 81*4882a593Smuzhiyun #define FLASH_CFI_X16X32 0x05 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun /* convert between bit value and numeric value */ 84*4882a593Smuzhiyun #define CFI_FLASH_SHIFT_WIDTH 3 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun /* Prototypes */ 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun extern unsigned long flash_init (void); 89*4882a593Smuzhiyun extern void flash_print_info (flash_info_t *); 90*4882a593Smuzhiyun extern int flash_erase (flash_info_t *, int, int); 91*4882a593Smuzhiyun extern int flash_sect_erase (ulong addr_first, ulong addr_last); 92*4882a593Smuzhiyun extern int flash_sect_protect (int flag, ulong addr_first, ulong addr_last); 93*4882a593Smuzhiyun extern int flash_sect_roundb (ulong *addr); 94*4882a593Smuzhiyun extern unsigned long flash_sector_size(flash_info_t *info, flash_sect_t sect); 95*4882a593Smuzhiyun extern void flash_set_verbose(uint); 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun /* common/flash.c */ 98*4882a593Smuzhiyun extern void flash_protect (int flag, ulong from, ulong to, flash_info_t *info); 99*4882a593Smuzhiyun extern int flash_write (char *, ulong, ulong); 100*4882a593Smuzhiyun extern flash_info_t *addr2info (ulong); 101*4882a593Smuzhiyun extern int write_buff (flash_info_t *info, uchar *src, ulong addr, ulong cnt); 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun /* drivers/mtd/cfi_mtd.c */ 104*4882a593Smuzhiyun #ifdef CONFIG_FLASH_CFI_MTD 105*4882a593Smuzhiyun extern int cfi_mtd_init(void); 106*4882a593Smuzhiyun #endif 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /* board/?/flash.c */ 109*4882a593Smuzhiyun #if defined(CONFIG_SYS_FLASH_PROTECTION) 110*4882a593Smuzhiyun extern int flash_real_protect(flash_info_t *info, long sector, int prot); 111*4882a593Smuzhiyun extern void flash_read_user_serial(flash_info_t * info, void * buffer, int offset, int len); 112*4882a593Smuzhiyun extern void flash_read_factory_serial(flash_info_t * info, void * buffer, int offset, int len); 113*4882a593Smuzhiyun #endif /* CONFIG_SYS_FLASH_PROTECTION */ 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun #ifdef CONFIG_FLASH_CFI_LEGACY 116*4882a593Smuzhiyun extern ulong board_flash_get_legacy(ulong base, int banknum, flash_info_t *info); 117*4882a593Smuzhiyun extern int jedec_flash_match(flash_info_t *info, ulong base); 118*4882a593Smuzhiyun #define CFI_CMDSET_AMD_LEGACY 0xFFF0 119*4882a593Smuzhiyun #endif 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /*----------------------------------------------------------------------- 122*4882a593Smuzhiyun * return codes from flash_write(): 123*4882a593Smuzhiyun */ 124*4882a593Smuzhiyun #define ERR_OK 0 125*4882a593Smuzhiyun #define ERR_TIMEOUT 1 126*4882a593Smuzhiyun #define ERR_NOT_ERASED 2 127*4882a593Smuzhiyun #define ERR_PROTECTED 4 128*4882a593Smuzhiyun #define ERR_INVAL 8 129*4882a593Smuzhiyun #define ERR_ALIGN 16 130*4882a593Smuzhiyun #define ERR_UNKNOWN_FLASH_VENDOR 32 131*4882a593Smuzhiyun #define ERR_UNKNOWN_FLASH_TYPE 64 132*4882a593Smuzhiyun #define ERR_PROG_ERROR 128 133*4882a593Smuzhiyun #define ERR_ABORTED 256 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun /*----------------------------------------------------------------------- 136*4882a593Smuzhiyun * Protection Flags for flash_protect(): 137*4882a593Smuzhiyun */ 138*4882a593Smuzhiyun #define FLAG_PROTECT_SET 0x01 139*4882a593Smuzhiyun #define FLAG_PROTECT_CLEAR 0x02 140*4882a593Smuzhiyun #define FLAG_PROTECT_INVALID 0x03 141*4882a593Smuzhiyun /*----------------------------------------------------------------------- 142*4882a593Smuzhiyun * Set Environment according to label: 143*4882a593Smuzhiyun */ 144*4882a593Smuzhiyun #define FLAG_SETENV 0x80 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun /*----------------------------------------------------------------------- 147*4882a593Smuzhiyun * Device IDs 148*4882a593Smuzhiyun */ 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun /* Manufacturers inside bank 0 have ids like 0x00xx00xx */ 151*4882a593Smuzhiyun #define AMD_MANUFACT 0x00010001 /* AMD manuf. ID in D23..D16, D7..D0 */ 152*4882a593Smuzhiyun #define FUJ_MANUFACT 0x00040004 /* FUJITSU manuf. ID in D23..D16, D7..D0 */ 153*4882a593Smuzhiyun #define ATM_MANUFACT 0x001F001F /* ATMEL */ 154*4882a593Smuzhiyun #define STM_MANUFACT 0x00200020 /* STM (Thomson) manuf. ID in D23.. -"- */ 155*4882a593Smuzhiyun #define SST_MANUFACT 0x00BF00BF /* SST manuf. ID in D23..D16, D7..D0 */ 156*4882a593Smuzhiyun #define MT_MANUFACT 0x00890089 /* MT manuf. ID in D23..D16, D7..D0 */ 157*4882a593Smuzhiyun #define INTEL_MANUFACT 0x00890089 /* INTEL manuf. ID in D23..D16, D7..D0 */ 158*4882a593Smuzhiyun #define INTEL_ALT_MANU 0x00B000B0 /* alternate INTEL namufacturer ID */ 159*4882a593Smuzhiyun #define MX_MANUFACT 0x00C200C2 /* MXIC manuf. ID in D23..D16, D7..D0 */ 160*4882a593Smuzhiyun #define TOSH_MANUFACT 0x00980098 /* TOSHIBA manuf. ID in D23..D16, D7..D0 */ 161*4882a593Smuzhiyun #define MT2_MANUFACT 0x002C002C /* alternate MICRON manufacturer ID*/ 162*4882a593Smuzhiyun #define EXCEL_MANUFACT 0x004A004A /* Excel Semiconductor */ 163*4882a593Smuzhiyun #define AMIC_MANUFACT 0x00370037 /* AMIC manuf. ID in D23..D16, D7..D0 */ 164*4882a593Smuzhiyun #define WINB_MANUFACT 0x00DA00DA /* Winbond manuf. ID in D23..D16, D7..D0 */ 165*4882a593Smuzhiyun #define EON_ALT_MANU 0x001C001C /* EON manuf. ID in D23..D16, D7..D0 */ 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun /* Manufacturers inside bank 1 have ids like 0x01xx01xx */ 168*4882a593Smuzhiyun #define EON_MANUFACT 0x011C011C /* EON manuf. ID in D23..D16, D7..D0 */ 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* Manufacturers inside bank 2 have ids like 0x02xx02xx */ 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun /* Micron Technologies (INTEL compat.) */ 173*4882a593Smuzhiyun #define MT_ID_28F400_T 0x44704470 /* 28F400B3 ID ( 4 M, top boot sector) */ 174*4882a593Smuzhiyun #define MT_ID_28F400_B 0x44714471 /* 28F400B3 ID ( 4 M, bottom boot sect) */ 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun #define AMD_ID_LV040B 0x4F /* 29LV040B ID */ 177*4882a593Smuzhiyun /* 4 Mbit, 512K x 8, */ 178*4882a593Smuzhiyun /* 8 64K x 8 uniform sectors */ 179*4882a593Smuzhiyun #define AMD_ID_F033C 0xA3 /* 29LV033C ID */ 180*4882a593Smuzhiyun /* 32 Mbit, 4Mbits x 8, */ 181*4882a593Smuzhiyun /* 64 64K x 8 uniform sectors */ 182*4882a593Smuzhiyun #define AMD_ID_F065D 0x93 /* 29LV065D ID */ 183*4882a593Smuzhiyun /* 64 Mbit, 8Mbits x 8, */ 184*4882a593Smuzhiyun /* 126 64K x 8 uniform sectors */ 185*4882a593Smuzhiyun #define ATM_ID_LV040 0x13 /* 29LV040B ID */ 186*4882a593Smuzhiyun /* 4 Mbit, 512K x 8, */ 187*4882a593Smuzhiyun /* 8 64K x 8 uniform sectors */ 188*4882a593Smuzhiyun #define AMD_ID_F040B 0xA4 /* 29F040B ID */ 189*4882a593Smuzhiyun /* 4 Mbit, 512K x 8, */ 190*4882a593Smuzhiyun /* 8 64K x 8 uniform sectors */ 191*4882a593Smuzhiyun #define STM_ID_M29W040B 0xE3 /* M29W040B ID */ 192*4882a593Smuzhiyun /* 4 Mbit, 512K x 8, */ 193*4882a593Smuzhiyun /* 8 64K x 8 uniform sectors */ 194*4882a593Smuzhiyun #define AMD_ID_F080B 0xD5 /* 29F080 ID ( 1 M) */ 195*4882a593Smuzhiyun /* 8 Mbit, 512K x 16, */ 196*4882a593Smuzhiyun /* 8 64K x 16 uniform sectors */ 197*4882a593Smuzhiyun #define AMD_ID_F016D 0xAD /* 29F016 ID ( 2 M x 8) */ 198*4882a593Smuzhiyun #define AMD_ID_F032B 0x41 /* 29F032 ID ( 4 M x 8) */ 199*4882a593Smuzhiyun #define AMD_ID_LV116DT 0xC7 /* 29LV116DT ( 2 M x 8, top boot sect) */ 200*4882a593Smuzhiyun #define AMD_ID_LV116DB 0x4C /* 29LV116DB ( 2 M x 8, bottom boot sect) */ 201*4882a593Smuzhiyun #define AMD_ID_LV016B 0xc8 /* 29LV016 ID ( 2 M x 8) */ 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun #define AMD_ID_PL160CB 0x22452245 /* 29PL160CB ID (16 M, bottom boot sect */ 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun #define AMD_ID_LV400T 0x22B922B9 /* 29LV400T ID ( 4 M, top boot sector) */ 206*4882a593Smuzhiyun #define AMD_ID_LV400B 0x22BA22BA /* 29LV400B ID ( 4 M, bottom boot sect) */ 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun #define AMD_ID_LV033C 0xA3 /* 29LV033C ID ( 4 M x 8) */ 209*4882a593Smuzhiyun #define AMD_ID_LV065D 0x93 /* 29LV065D ID ( 8 M x 8) */ 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun #define AMD_ID_LV800T 0x22DA22DA /* 29LV800T ID ( 8 M, top boot sector) */ 212*4882a593Smuzhiyun #define AMD_ID_LV800B 0x225B225B /* 29LV800B ID ( 8 M, bottom boot sect) */ 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun #define AMD_ID_LV160T 0x22C422C4 /* 29LV160T ID (16 M, top boot sector) */ 215*4882a593Smuzhiyun #define AMD_ID_LV160B 0x22492249 /* 29LV160B ID (16 M, bottom boot sect) */ 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun #define AMD_ID_DL163T 0x22282228 /* 29DL163T ID (16 M, top boot sector) */ 218*4882a593Smuzhiyun #define AMD_ID_DL163B 0x222B222B /* 29DL163B ID (16 M, bottom boot sect) */ 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun #define AMD_ID_LV320T 0x22F622F6 /* 29LV320T ID (32 M, top boot sector) */ 221*4882a593Smuzhiyun #define MX_ID_LV320T 0x22A722A7 /* 29LV320T by Macronix, AMD compatible */ 222*4882a593Smuzhiyun #define AMD_ID_LV320B 0x22F922F9 /* 29LV320B ID (32 M, bottom boot sect) */ 223*4882a593Smuzhiyun #define MX_ID_LV320B 0x22A822A8 /* 29LV320B by Macronix, AMD compatible */ 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun #define AMD_ID_DL322T 0x22552255 /* 29DL322T ID (32 M, top boot sector) */ 226*4882a593Smuzhiyun #define AMD_ID_DL322B 0x22562256 /* 29DL322B ID (32 M, bottom boot sect) */ 227*4882a593Smuzhiyun #define AMD_ID_DL323T 0x22502250 /* 29DL323T ID (32 M, top boot sector) */ 228*4882a593Smuzhiyun #define AMD_ID_DL323B 0x22532253 /* 29DL323B ID (32 M, bottom boot sect) */ 229*4882a593Smuzhiyun #define AMD_ID_DL324T 0x225C225C /* 29DL324T ID (32 M, top boot sector) */ 230*4882a593Smuzhiyun #define AMD_ID_DL324B 0x225F225F /* 29DL324B ID (32 M, bottom boot sect) */ 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun #define AMD_ID_DL640 0x227E227E /* 29DL640D ID (64 M, dual boot sectors)*/ 233*4882a593Smuzhiyun #define AMD_ID_MIRROR 0x227E227E /* 1st ID word for MirrorBit family */ 234*4882a593Smuzhiyun #define AMD_ID_DL640G_2 0x22022202 /* 2nd ID word for AM29DL640G at 0x38 */ 235*4882a593Smuzhiyun #define AMD_ID_DL640G_3 0x22012201 /* 3rd ID word for AM29DL640G at 0x3c */ 236*4882a593Smuzhiyun #define AMD_ID_LV640U_2 0x220C220C /* 2nd ID word for AM29LV640M at 0x38 */ 237*4882a593Smuzhiyun #define AMD_ID_LV640U_3 0x22012201 /* 3rd ID word for AM29LV640M at 0x3c */ 238*4882a593Smuzhiyun #define AMD_ID_LV640MT_2 0x22102210 /* 2nd ID word for AM29LV640MT at 0x38 */ 239*4882a593Smuzhiyun #define AMD_ID_LV640MT_3 0x22012201 /* 3rd ID word for AM29LV640MT at 0x3c */ 240*4882a593Smuzhiyun #define AMD_ID_LV640MB_2 0x22102210 /* 2nd ID word for AM29LV640MB at 0x38 */ 241*4882a593Smuzhiyun #define AMD_ID_LV640MB_3 0x22002200 /* 3rd ID word for AM29LV640MB at 0x3c */ 242*4882a593Smuzhiyun #define AMD_ID_LV128U_2 0x22122212 /* 2nd ID word for AM29LV128M at 0x38 */ 243*4882a593Smuzhiyun #define AMD_ID_LV128U_3 0x22002200 /* 3rd ID word for AM29LV128M at 0x3c */ 244*4882a593Smuzhiyun #define AMD_ID_LV256U_2 0x22122212 /* 2nd ID word for AM29LV256M at 0x38 */ 245*4882a593Smuzhiyun #define AMD_ID_LV256U_3 0x22012201 /* 3rd ID word for AM29LV256M at 0x3c */ 246*4882a593Smuzhiyun #define AMD_ID_GL064M_2 0x22132213 /* 2nd ID word for S29GL064M-R6 */ 247*4882a593Smuzhiyun #define AMD_ID_GL064M_3 0x22012201 /* 3rd ID word for S29GL064M-R6 */ 248*4882a593Smuzhiyun #define AMD_ID_GL064MT_2 0x22102210 /* 2nd ID word for S29GL064M-R3 (top boot sector) */ 249*4882a593Smuzhiyun #define AMD_ID_GL064MT_3 0x22012201 /* 3rd ID word for S29GL064M-R3 (top boot sector) */ 250*4882a593Smuzhiyun #define AMD_ID_GL128N_2 0x22212221 /* 2nd ID word for S29GL128N */ 251*4882a593Smuzhiyun #define AMD_ID_GL128N_3 0x22012201 /* 3rd ID word for S29GL128N */ 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun #define AMD_ID_LV320B_2 0x221A221A /* 2d ID word for AM29LV320MB at 0x38 */ 255*4882a593Smuzhiyun #define AMD_ID_LV320B_3 0x22002200 /* 3d ID word for AM29LV320MB at 0x3c */ 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun #define AMD_ID_LV640U 0x22D722D7 /* 29LV640U ID (64 M, uniform sectors) */ 258*4882a593Smuzhiyun #define AMD_ID_LV650U 0x22D722D7 /* 29LV650U ID (64 M, uniform sectors) */ 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun #define ATM_ID_BV1614 0x000000C0 /* 49BV1614 ID */ 261*4882a593Smuzhiyun #define ATM_ID_BV1614A 0x000000C8 /* 49BV1614A ID */ 262*4882a593Smuzhiyun #define ATM_ID_BV6416 0x000000D6 /* 49BV6416 ID */ 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun #define FUJI_ID_29F800BA 0x22582258 /* MBM29F800BA ID (8M) */ 265*4882a593Smuzhiyun #define FUJI_ID_29F800TA 0x22D622D6 /* MBM29F800TA ID (8M) */ 266*4882a593Smuzhiyun #define FUJI_ID_29LV650UE 0x22d722d7 /* MBM29LV650UE/651UE ID (8M = 128 x 32kWord) */ 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun #define SST_ID_xF200A 0x27892789 /* 39xF200A ID ( 2M = 128K x 16 ) */ 269*4882a593Smuzhiyun #define SST_ID_xF400A 0x27802780 /* 39xF400A ID ( 4M = 256K x 16 ) */ 270*4882a593Smuzhiyun #define SST_ID_xF800A 0x27812781 /* 39xF800A ID ( 8M = 512K x 16 ) */ 271*4882a593Smuzhiyun #define SST_ID_xF160A 0x27822782 /* 39xF800A ID (16M = 1M x 16 ) */ 272*4882a593Smuzhiyun #define SST_ID_xF1601 0x234B234B /* 39xF1601 ID (16M = 1M x 16 ) */ 273*4882a593Smuzhiyun #define SST_ID_xF1602 0x234A234A /* 39xF1602 ID (16M = 1M x 16 ) */ 274*4882a593Smuzhiyun #define SST_ID_xF3201 0x235B235B /* 39xF3201 ID (32M = 2M x 16 ) */ 275*4882a593Smuzhiyun #define SST_ID_xF3202 0x235A235A /* 39xF3202 ID (32M = 2M x 16 ) */ 276*4882a593Smuzhiyun #define SST_ID_xF6401 0x236B236B /* 39xF6401 ID (64M = 4M x 16 ) */ 277*4882a593Smuzhiyun #define SST_ID_xF6402 0x236A236A /* 39xF6402 ID (64M = 4M x 16 ) */ 278*4882a593Smuzhiyun #define SST_ID_xF020 0xBFD6BFD6 /* 39xF020 ID (256KB = 2Mbit x 8) */ 279*4882a593Smuzhiyun #define SST_ID_xF040 0xBFD7BFD7 /* 39xF040 ID (512KB = 4Mbit x 8) */ 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun #define STM_ID_F040B 0xE2 /* M29F040B ID ( 4M = 512K x 8 ) */ 282*4882a593Smuzhiyun /* 8 64K x 8 uniform sectors */ 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun #define STM_ID_x800AB 0x005B005B /* M29W800AB ID (8M = 512K x 16 ) */ 285*4882a593Smuzhiyun #define STM_ID_29W320DT 0x22CA22CA /* M29W320DT ID (32 M, top boot sector) */ 286*4882a593Smuzhiyun #define STM_ID_29W320DB 0x22CB22CB /* M29W320DB ID (32 M, bottom boot sect) */ 287*4882a593Smuzhiyun #define STM_ID_29W320ET 0x22562256 /* M29W320ET ID (32 M, top boot sector) */ 288*4882a593Smuzhiyun #define STM_ID_29W320EB 0x22572257 /* M29W320EB ID (32 M, bottom boot sect)*/ 289*4882a593Smuzhiyun #define STM_ID_29W040B 0x00E300E3 /* M29W040B ID (4M = 512K x 8) */ 290*4882a593Smuzhiyun #define FLASH_PSD4256GV 0x00E9 /* PSD4256 Flash and CPLD combination */ 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun #define INTEL_ID_28F016S 0x66a066a0 /* 28F016S[VS] ID (16M = 512k x 16) */ 293*4882a593Smuzhiyun #define INTEL_ID_28F800B3T 0x88928892 /* 8M = 512K x 16 top boot sector */ 294*4882a593Smuzhiyun #define INTEL_ID_28F800B3B 0x88938893 /* 8M = 512K x 16 bottom boot sector */ 295*4882a593Smuzhiyun #define INTEL_ID_28F160B3T 0x88908890 /* 16M = 1M x 16 top boot sector */ 296*4882a593Smuzhiyun #define INTEL_ID_28F160B3B 0x88918891 /* 16M = 1M x 16 bottom boot sector */ 297*4882a593Smuzhiyun #define INTEL_ID_28F320B3T 0x88968896 /* 32M = 2M x 16 top boot sector */ 298*4882a593Smuzhiyun #define INTEL_ID_28F320B3B 0x88978897 /* 32M = 2M x 16 bottom boot sector */ 299*4882a593Smuzhiyun #define INTEL_ID_28F640B3T 0x88988898 /* 64M = 4M x 16 top boot sector */ 300*4882a593Smuzhiyun #define INTEL_ID_28F640B3B 0x88998899 /* 64M = 4M x 16 bottom boot sector */ 301*4882a593Smuzhiyun #define INTEL_ID_28F160F3B 0x88F488F4 /* 16M = 1M x 16 bottom boot sector */ 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun #define INTEL_ID_28F800C3T 0x88C088C0 /* 8M = 512K x 16 top boot sector */ 304*4882a593Smuzhiyun #define INTEL_ID_28F800C3B 0x88C188C1 /* 8M = 512K x 16 bottom boot sector */ 305*4882a593Smuzhiyun #define INTEL_ID_28F160C3T 0x88C288C2 /* 16M = 1M x 16 top boot sector */ 306*4882a593Smuzhiyun #define INTEL_ID_28F160C3B 0x88C388C3 /* 16M = 1M x 16 bottom boot sector */ 307*4882a593Smuzhiyun #define INTEL_ID_28F320C3T 0x88C488C4 /* 32M = 2M x 16 top boot sector */ 308*4882a593Smuzhiyun #define INTEL_ID_28F320C3B 0x88C588C5 /* 32M = 2M x 16 bottom boot sector */ 309*4882a593Smuzhiyun #define INTEL_ID_28F640C3T 0x88CC88CC /* 64M = 4M x 16 top boot sector */ 310*4882a593Smuzhiyun #define INTEL_ID_28F640C3B 0x88CD88CD /* 64M = 4M x 16 bottom boot sector */ 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun #define INTEL_ID_28F128J3 0x89188918 /* 16M = 8M x 16 x 128 */ 313*4882a593Smuzhiyun #define INTEL_ID_28F320J5 0x00140014 /* 32M = 128K x 32 */ 314*4882a593Smuzhiyun #define INTEL_ID_28F640J5 0x00150015 /* 64M = 128K x 64 */ 315*4882a593Smuzhiyun #define INTEL_ID_28F320J3A 0x00160016 /* 32M = 128K x 32 */ 316*4882a593Smuzhiyun #define INTEL_ID_28F640J3A 0x00170017 /* 64M = 128K x 64 */ 317*4882a593Smuzhiyun #define INTEL_ID_28F128J3A 0x00180018 /* 128M = 128K x 128 */ 318*4882a593Smuzhiyun #define INTEL_ID_28F256J3A 0x001D001D /* 256M = 128K x 256 */ 319*4882a593Smuzhiyun #define INTEL_ID_28F256L18T 0x880D880D /* 256M = 128K x 255 + 32k x 4 */ 320*4882a593Smuzhiyun #define INTEL_ID_28F64K3 0x88018801 /* 64M = 32K x 255 + 32k x 4 */ 321*4882a593Smuzhiyun #define INTEL_ID_28F128K3 0x88028802 /* 128M = 64K x 255 + 32k x 4 */ 322*4882a593Smuzhiyun #define INTEL_ID_28F256K3 0x88038803 /* 256M = 128K x 255 + 32k x 4 */ 323*4882a593Smuzhiyun #define INTEL_ID_28F64P30T 0x88178817 /* 64M = 32K x 255 + 32k x 4 */ 324*4882a593Smuzhiyun #define INTEL_ID_28F64P30B 0x881A881A /* 64M = 32K x 255 + 32k x 4 */ 325*4882a593Smuzhiyun #define INTEL_ID_28F128P30T 0x88188818 /* 128M = 64K x 255 + 32k x 4 */ 326*4882a593Smuzhiyun #define INTEL_ID_28F128P30B 0x881B881B /* 128M = 64K x 255 + 32k x 4 */ 327*4882a593Smuzhiyun #define INTEL_ID_28F256P30T 0x88198819 /* 256M = 128K x 255 + 32k x 4 */ 328*4882a593Smuzhiyun #define INTEL_ID_28F256P30B 0x881C881C /* 256M = 128K x 255 + 32k x 4 */ 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun #define INTEL_ID_28F160S3 0x00D000D0 /* 16M = 512K x 32 (64kB x 32) */ 331*4882a593Smuzhiyun #define INTEL_ID_28F320S3 0x00D400D4 /* 32M = 512K x 64 (64kB x 64) */ 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun /* Note that the Sharp 28F016SC is compatible with the Intel E28F016SC */ 334*4882a593Smuzhiyun #define SHARP_ID_28F016SCL 0xAAAAAAAA /* LH28F016SCT-L95 2Mx8, 32 64k blocks */ 335*4882a593Smuzhiyun #define SHARP_ID_28F016SCZ 0xA0A0A0A0 /* LH28F016SCT-Z4 2Mx8, 32 64k blocks */ 336*4882a593Smuzhiyun #define SHARP_ID_28F008SC 0xA6A6A6A6 /* LH28F008SCT-L12 1Mx8, 16 64k blocks */ 337*4882a593Smuzhiyun /* LH28F008SCR-L85 1Mx8, 16 64k blocks */ 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun #define TOSH_ID_FVT160 0xC2 /* TC58FVT160 ID (16 M, top ) */ 340*4882a593Smuzhiyun #define TOSH_ID_FVB160 0x43 /* TC58FVT160 ID (16 M, bottom ) */ 341*4882a593Smuzhiyun #define NUMONYX_256MBIT 0x8922 /* Numonyx P33/30 256MBit 65nm */ 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun /*----------------------------------------------------------------------- 344*4882a593Smuzhiyun * Internal FLASH identification codes 345*4882a593Smuzhiyun * 346*4882a593Smuzhiyun * Be careful when adding new type! Odd numbers are "bottom boot sector" types! 347*4882a593Smuzhiyun */ 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun #define FLASH_AM040 0x0001 /* AMD Am29F040B, Am29LV040B */ 350*4882a593Smuzhiyun /* Bright Micro BM29F040 */ 351*4882a593Smuzhiyun /* Fujitsu MBM29F040A */ 352*4882a593Smuzhiyun /* STM M29W040B */ 353*4882a593Smuzhiyun /* SGS Thomson M29F040B */ 354*4882a593Smuzhiyun /* 8 64K x 8 uniform sectors */ 355*4882a593Smuzhiyun #define FLASH_AM400T 0x0002 /* AMD AM29LV400 */ 356*4882a593Smuzhiyun #define FLASH_AM400B 0x0003 357*4882a593Smuzhiyun #define FLASH_AM800T 0x0004 /* AMD AM29LV800 */ 358*4882a593Smuzhiyun #define FLASH_AM800B 0x0005 359*4882a593Smuzhiyun #define FLASH_AM116DT 0x0026 /* AMD AM29LV116DT (2Mx8bit) */ 360*4882a593Smuzhiyun #define FLASH_AM116DB 0x0027 /* AMD AM29LV116DB (2Mx8bit) */ 361*4882a593Smuzhiyun #define FLASH_AM160T 0x0006 /* AMD AM29LV160 */ 362*4882a593Smuzhiyun #define FLASH_AM160LV 0x0046 /* AMD29LV160DB (2M = 2Mx8bit ) */ 363*4882a593Smuzhiyun #define FLASH_AM160B 0x0007 364*4882a593Smuzhiyun #define FLASH_AM320T 0x0008 /* AMD AM29LV320 */ 365*4882a593Smuzhiyun #define FLASH_AM320B 0x0009 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun #define FLASH_AM080 0x000A /* AMD Am29F080B */ 368*4882a593Smuzhiyun /* 16 64K x 8 uniform sectors */ 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun #define FLASH_AMDL322T 0x0010 /* AMD AM29DL322 */ 371*4882a593Smuzhiyun #define FLASH_AMDL322B 0x0011 372*4882a593Smuzhiyun #define FLASH_AMDL323T 0x0012 /* AMD AM29DL323 */ 373*4882a593Smuzhiyun #define FLASH_AMDL323B 0x0013 374*4882a593Smuzhiyun #define FLASH_AMDL324T 0x0014 /* AMD AM29DL324 */ 375*4882a593Smuzhiyun #define FLASH_AMDL324B 0x0015 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun #define FLASH_AMDLV033C 0x0018 378*4882a593Smuzhiyun #define FLASH_AMDLV065D 0x001A 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun #define FLASH_AMDL640 0x0016 /* AMD AM29DL640D */ 381*4882a593Smuzhiyun #define FLASH_AMD016 0x0018 /* AMD AM29F016D */ 382*4882a593Smuzhiyun #define FLASH_AMDL640MB 0x0019 /* AMD AM29LV640MB (64M, bottom boot sect)*/ 383*4882a593Smuzhiyun #define FLASH_AMDL640MT 0x001A /* AMD AM29LV640MT (64M, top boot sect) */ 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun #define FLASH_SST200A 0x0040 /* SST 39xF200A ID ( 2M = 128K x 16 ) */ 386*4882a593Smuzhiyun #define FLASH_SST400A 0x0042 /* SST 39xF400A ID ( 4M = 256K x 16 ) */ 387*4882a593Smuzhiyun #define FLASH_SST800A 0x0044 /* SST 39xF800A ID ( 8M = 512K x 16 ) */ 388*4882a593Smuzhiyun #define FLASH_SST160A 0x0046 /* SST 39xF160A ID ( 16M = 1M x 16 ) */ 389*4882a593Smuzhiyun #define FLASH_SST320 0x0048 /* SST 39xF160A ID ( 16M = 1M x 16 ) */ 390*4882a593Smuzhiyun #define FLASH_SST640 0x004A /* SST 39xF160A ID ( 16M = 1M x 16 ) */ 391*4882a593Smuzhiyun #define FLASH_SST020 0x0024 /* SST 39xF020 ID (256KB = 2Mbit x 8 ) */ 392*4882a593Smuzhiyun #define FLASH_SST040 0x000E /* SST 39xF040 ID (512KB = 4Mbit x 8 ) */ 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun #define FLASH_STM800AB 0x0051 /* STM M29WF800AB ( 8M = 512K x 16 ) */ 395*4882a593Smuzhiyun #define FLASH_STMW320DT 0x0052 /* STM M29W320DT (32 M, top boot sector) */ 396*4882a593Smuzhiyun #define FLASH_STMW320DB 0x0053 /* STM M29W320DB (32 M, bottom boot sect)*/ 397*4882a593Smuzhiyun #define FLASH_STM320DB 0x00CB /* STM M29W320DB (4M = 64K x 64, bottom)*/ 398*4882a593Smuzhiyun #define FLASH_STM800DT 0x00D7 /* STM M29W800DT (1M = 64K x 16, top) */ 399*4882a593Smuzhiyun #define FLASH_STM800DB 0x005B /* STM M29W800DB (1M = 64K x 16, bottom)*/ 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun #define FLASH_MCHP100T 0x0060 /* MCHP internal (1M = 64K x 16) */ 402*4882a593Smuzhiyun #define FLASH_MCHP100B 0x0061 /* MCHP internal (1M = 64K x 16) */ 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun #define FLASH_28F400_T 0x0062 /* MT 28F400B3 ID ( 4M = 256K x 16 ) */ 405*4882a593Smuzhiyun #define FLASH_28F400_B 0x0063 /* MT 28F400B3 ID ( 4M = 256K x 16 ) */ 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun #define FLASH_INTEL800T 0x0074 /* INTEL 28F800B3T ( 8M = 512K x 16 ) */ 408*4882a593Smuzhiyun #define FLASH_INTEL800B 0x0075 /* INTEL 28F800B3B ( 8M = 512K x 16 ) */ 409*4882a593Smuzhiyun #define FLASH_INTEL160T 0x0076 /* INTEL 28F160B3T ( 16M = 1 M x 16 ) */ 410*4882a593Smuzhiyun #define FLASH_INTEL160B 0x0077 /* INTEL 28F160B3B ( 16M = 1 M x 16 ) */ 411*4882a593Smuzhiyun #define FLASH_INTEL320T 0x0078 /* INTEL 28F320B3T ( 32M = 2 M x 16 ) */ 412*4882a593Smuzhiyun #define FLASH_INTEL320B 0x0079 /* INTEL 28F320B3B ( 32M = 2 M x 16 ) */ 413*4882a593Smuzhiyun #define FLASH_INTEL640T 0x007A /* INTEL 28F320B3T ( 64M = 4 M x 16 ) */ 414*4882a593Smuzhiyun #define FLASH_INTEL640B 0x007B /* INTEL 28F320B3B ( 64M = 4 M x 16 ) */ 415*4882a593Smuzhiyun 416*4882a593Smuzhiyun #define FLASH_28F008S5 0x0080 /* Intel 28F008S5 ( 1M = 64K x 16 ) */ 417*4882a593Smuzhiyun #define FLASH_28F016SV 0x0081 /* Intel 28F016SV ( 16M = 512k x 32 ) */ 418*4882a593Smuzhiyun #define FLASH_28F800_B 0x0083 /* Intel E28F800B ( 1M = ? ) */ 419*4882a593Smuzhiyun #define FLASH_AM29F800B 0x0084 /* AMD Am29F800BB ( 1M = ? ) */ 420*4882a593Smuzhiyun #define FLASH_28F320J5 0x0085 /* Intel 28F320J5 ( 4M = 128K x 32 ) */ 421*4882a593Smuzhiyun #define FLASH_28F160S3 0x0086 /* Intel 28F160S3 ( 16M = 512K x 32 ) */ 422*4882a593Smuzhiyun #define FLASH_28F320S3 0x0088 /* Intel 28F320S3 ( 32M = 512K x 64 ) */ 423*4882a593Smuzhiyun #define FLASH_AM640U 0x0090 /* AMD Am29LV640U ( 64M = 4M x 16 ) */ 424*4882a593Smuzhiyun #define FLASH_AM033C 0x0091 /* AMD AM29LV033 ( 32M = 4M x 8 ) */ 425*4882a593Smuzhiyun #define FLASH_LH28F016SCT 0x0092 /* Sharp 28F016SCT ( 8 Meg Flash SIMM ) */ 426*4882a593Smuzhiyun #define FLASH_28F160F3B 0x0093 /* Intel 28F160F3B ( 16M = 1M x 16 ) */ 427*4882a593Smuzhiyun #define FLASH_AM065D 0x0093 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun #define FLASH_28F640J5 0x0099 /* INTEL 28F640J5 ( 64M = 128K x 64) */ 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun #define FLASH_28F800C3T 0x009A /* Intel 28F800C3T ( 8M = 512K x 16 ) */ 432*4882a593Smuzhiyun #define FLASH_28F800C3B 0x009B /* Intel 28F800C3B ( 8M = 512K x 16 ) */ 433*4882a593Smuzhiyun #define FLASH_28F160C3T 0x009C /* Intel 28F160C3T ( 16M = 1M x 16 ) */ 434*4882a593Smuzhiyun #define FLASH_28F160C3B 0x009D /* Intel 28F160C3B ( 16M = 1M x 16 ) */ 435*4882a593Smuzhiyun #define FLASH_28F320C3T 0x009E /* Intel 28F320C3T ( 32M = 2M x 16 ) */ 436*4882a593Smuzhiyun #define FLASH_28F320C3B 0x009F /* Intel 28F320C3B ( 32M = 2M x 16 ) */ 437*4882a593Smuzhiyun #define FLASH_28F640C3T 0x00A0 /* Intel 28F640C3T ( 64M = 4M x 16 ) */ 438*4882a593Smuzhiyun #define FLASH_28F640C3B 0x00A1 /* Intel 28F640C3B ( 64M = 4M x 16 ) */ 439*4882a593Smuzhiyun #define FLASH_AMLV320U 0x00A2 /* AMD 29LV320M ( 32M = 2M x 16 ) */ 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun #define FLASH_AM033 0x00A3 /* AMD AmL033C90V1 (32M = 4M x 8) */ 442*4882a593Smuzhiyun #define FLASH_AM065 0x0093 /* AMD AmL065DU12RI (64M = 8M x 8) */ 443*4882a593Smuzhiyun #define FLASH_AT040 0x00A5 /* Amtel AT49LV040 (4M = 512K x 8) */ 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun #define FLASH_AMLV640U 0x00A4 /* AMD 29LV640M ( 64M = 4M x 16 ) */ 446*4882a593Smuzhiyun #define FLASH_AMLV128U 0x00A6 /* AMD 29LV128M ( 128M = 8M x 16 ) */ 447*4882a593Smuzhiyun #define FLASH_AMLV320B 0x00A7 /* AMD 29LV320MB ( 32M = 2M x 16 ) */ 448*4882a593Smuzhiyun #define FLASH_AMLV320T 0x00A8 /* AMD 29LV320MT ( 32M = 2M x 16 ) */ 449*4882a593Smuzhiyun #define FLASH_AMLV256U 0x00AA /* AMD 29LV256M ( 256M = 16M x 16 ) */ 450*4882a593Smuzhiyun #define FLASH_MXLV320B 0x00AB /* MX 29LV320MB ( 32M = 2M x 16 ) */ 451*4882a593Smuzhiyun #define FLASH_MXLV320T 0x00AC /* MX 29LV320MT ( 32M = 2M x 16 ) */ 452*4882a593Smuzhiyun #define FLASH_28F256L18T 0x00B0 /* Intel 28F256L18T 256M = 128K x 255 + 32k x 4 */ 453*4882a593Smuzhiyun #define FLASH_AMDL163T 0x00B2 /* AMD AM29DL163T (2M x 16 ) */ 454*4882a593Smuzhiyun #define FLASH_AMDL163B 0x00B3 455*4882a593Smuzhiyun #define FLASH_28F64K3 0x00B4 /* Intel 28F64K3 ( 64M) */ 456*4882a593Smuzhiyun #define FLASH_28F128K3 0x00B6 /* Intel 28F128K3 ( 128M = 8M x 16 ) */ 457*4882a593Smuzhiyun #define FLASH_28F256K3 0x00B8 /* Intel 28F256K3 ( 256M = 16M x 16 ) */ 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun #define FLASH_28F320J3A 0x00C0 /* INTEL 28F320J3A ( 32M = 128K x 32) */ 460*4882a593Smuzhiyun #define FLASH_28F640J3A 0x00C2 /* INTEL 28F640J3A ( 64M = 128K x 64) */ 461*4882a593Smuzhiyun #define FLASH_28F128J3A 0x00C4 /* INTEL 28F128J3A (128M = 128K x 128) */ 462*4882a593Smuzhiyun #define FLASH_28F256J3A 0x00C6 /* INTEL 28F256J3A (256M = 128K x 256) */ 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun #define FLASH_FUJLV650 0x00D0 /* Fujitsu MBM 29LV650UE/651UE */ 465*4882a593Smuzhiyun #define FLASH_MT28S4M16LC 0x00E1 /* Micron MT28S4M16LC */ 466*4882a593Smuzhiyun #define FLASH_S29GL064M 0x00F0 /* Spansion S29GL064M-R6 */ 467*4882a593Smuzhiyun #define FLASH_S29GL128N 0x00F1 /* Spansion S29GL128N */ 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun #define FLASH_STM32 0x00F2 /* STM32 Embedded Flash */ 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun #define FLASH_UNKNOWN 0xFFFF /* unknown flash type */ 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun /* manufacturer offsets 475*4882a593Smuzhiyun */ 476*4882a593Smuzhiyun #define FLASH_MAN_AMD 0x00000000 /* AMD */ 477*4882a593Smuzhiyun #define FLASH_MAN_FUJ 0x00010000 /* Fujitsu */ 478*4882a593Smuzhiyun #define FLASH_MAN_BM 0x00020000 /* Bright Microelectronics */ 479*4882a593Smuzhiyun #define FLASH_MAN_MX 0x00030000 /* MXIC */ 480*4882a593Smuzhiyun #define FLASH_MAN_STM 0x00040000 481*4882a593Smuzhiyun #define FLASH_MAN_TOSH 0x00050000 /* Toshiba */ 482*4882a593Smuzhiyun #define FLASH_MAN_EXCEL 0x00060000 /* Excel Semiconductor */ 483*4882a593Smuzhiyun #define FLASH_MAN_SST 0x00100000 484*4882a593Smuzhiyun #define FLASH_MAN_INTEL 0x00300000 485*4882a593Smuzhiyun #define FLASH_MAN_MT 0x00400000 486*4882a593Smuzhiyun #define FLASH_MAN_SHARP 0x00500000 487*4882a593Smuzhiyun #define FLASH_MAN_ATM 0x00600000 488*4882a593Smuzhiyun #define FLASH_MAN_CFI 0x01000000 489*4882a593Smuzhiyun #define FLASH_MAN_MCHP 0x02000000 /* Microchip Technology */ 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun #define FLASH_TYPEMASK 0x0000FFFF /* extract FLASH type information */ 492*4882a593Smuzhiyun #define FLASH_VENDMASK 0xFFFF0000 /* extract FLASH vendor information */ 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun #define FLASH_AMD_COMP 0x000FFFFF /* Up to this ID, FLASH is compatible */ 495*4882a593Smuzhiyun /* with AMD, Fujitsu and SST */ 496*4882a593Smuzhiyun /* (JEDEC standard commands ?) */ 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun #define FLASH_BTYPE 0x0001 /* mask for bottom boot sector type */ 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun /*----------------------------------------------------------------------- 501*4882a593Smuzhiyun * Timeout constants: 502*4882a593Smuzhiyun * 503*4882a593Smuzhiyun * We can't find any specifications for maximum chip erase times, 504*4882a593Smuzhiyun * so these values are guestimates. 505*4882a593Smuzhiyun */ 506*4882a593Smuzhiyun #define FLASH_ERASE_TIMEOUT 120000 /* timeout for erasing in ms */ 507*4882a593Smuzhiyun #define FLASH_WRITE_TIMEOUT 500 /* timeout for writes in ms */ 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun #endif /* _FLASH_H_ */ 510