xref: /OK3568_Linux_fs/u-boot/include/faraday/ftsdc010.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Faraday FTSDC010 Secure Digital Memory Card Host Controller
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2011 Andes Technology Corporation
5*4882a593Smuzhiyun  * Macpaul Lin, Andes Technology Corporation <macpaul@andestech.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __FTSDC010_H
11*4882a593Smuzhiyun #define __FTSDC010_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #ifndef __ASSEMBLY__
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /* sd controller register */
16*4882a593Smuzhiyun struct ftsdc010_mmc {
17*4882a593Smuzhiyun 	unsigned int	cmd;		/* 0x00 - command reg		*/
18*4882a593Smuzhiyun 	unsigned int	argu;		/* 0x04 - argument reg		*/
19*4882a593Smuzhiyun 	unsigned int	rsp0;		/* 0x08 - response reg0		*/
20*4882a593Smuzhiyun 	unsigned int	rsp1;		/* 0x0c - response reg1		*/
21*4882a593Smuzhiyun 	unsigned int	rsp2;		/* 0x10 - response reg2		*/
22*4882a593Smuzhiyun 	unsigned int	rsp3;		/* 0x14 - response reg3		*/
23*4882a593Smuzhiyun 	unsigned int	rsp_cmd;	/* 0x18 - responded cmd reg	*/
24*4882a593Smuzhiyun 	unsigned int	dcr;		/* 0x1c - data control reg	*/
25*4882a593Smuzhiyun 	unsigned int	dtr;		/* 0x20 - data timer reg	*/
26*4882a593Smuzhiyun 	unsigned int	dlr;		/* 0x24 - data length reg	*/
27*4882a593Smuzhiyun 	unsigned int	status;		/* 0x28 - status reg		*/
28*4882a593Smuzhiyun 	unsigned int	clr;		/* 0x2c - clear reg		*/
29*4882a593Smuzhiyun 	unsigned int	int_mask;	/* 0x30 - intrrupt mask reg	*/
30*4882a593Smuzhiyun 	unsigned int	pcr;		/* 0x34 - power control reg	*/
31*4882a593Smuzhiyun 	unsigned int	ccr;		/* 0x38 - clock contorl reg	*/
32*4882a593Smuzhiyun 	unsigned int	bwr;		/* 0x3c - bus width reg		*/
33*4882a593Smuzhiyun 	unsigned int	dwr;		/* 0x40 - data window reg	*/
34*4882a593Smuzhiyun #ifndef CONFIG_FTSDC010_SDIO
35*4882a593Smuzhiyun 	unsigned int	feature;	/* 0x44 - feature reg		*/
36*4882a593Smuzhiyun 	unsigned int	rev;		/* 0x48 - revision reg		*/
37*4882a593Smuzhiyun #else
38*4882a593Smuzhiyun 	unsigned int	mmc_intr_time;	/* 0x44 - MMC int resp time reg	*/
39*4882a593Smuzhiyun 	unsigned int	gpo;		/* 0x48 - gerenal purpose output */
40*4882a593Smuzhiyun 	unsigned int	reserved[8];	/* 0x50 - 0x68 reserved		*/
41*4882a593Smuzhiyun 	unsigned int	sdio_ctrl1;	/* 0x6c - SDIO control reg 1	*/
42*4882a593Smuzhiyun 	unsigned int	sdio_ctrl2;	/* 0x70 - SDIO control reg 2	*/
43*4882a593Smuzhiyun 	unsigned int	sdio_status;	/* 0x74 - SDIO status regi	*/
44*4882a593Smuzhiyun 	unsigned int	reserved1[9];	/* 0x78 - 0x98	reserved	*/
45*4882a593Smuzhiyun 	unsigned int	feature;	/* 0x9c - feature reg		*/
46*4882a593Smuzhiyun 	unsigned int	rev;		/* 0xa0 - revision reg		*/
47*4882a593Smuzhiyun #endif /* CONFIG_FTSDC010_SDIO */
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct mmc_host {
51*4882a593Smuzhiyun 	struct ftsdc010_mmc *reg;
52*4882a593Smuzhiyun 	unsigned int version;		/* SDHCI spec. version */
53*4882a593Smuzhiyun 	unsigned int clock;		/* Current clock (MHz) */
54*4882a593Smuzhiyun 	unsigned int fifo_len;		/* bytes */
55*4882a593Smuzhiyun 	unsigned int last_opcode;	/* Last OP Code */
56*4882a593Smuzhiyun 	unsigned int card_type;		/* Card type */
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* functions */
60*4882a593Smuzhiyun int ftsdc010_mmc_init(int dev_index);
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #endif	/* __ASSEMBLY__ */
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* global defines */
65*4882a593Smuzhiyun #define FTSDC010_CMD_RETRY			0x100000
66*4882a593Smuzhiyun #define FTSDC010_PIO_RETRY			100	/* pio retry times */
67*4882a593Smuzhiyun #define FTSDC010_DELAY_UNIT			100	/* 100 us */
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* define from Linux kernel - include/linux/mmc/card.h */
70*4882a593Smuzhiyun #define MMC_TYPE_SDIO				2	/* SDIO card */
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* define for mmc layer */
73*4882a593Smuzhiyun #define MMC_DATA_BOTH_DIR			(MMC_DATA_WRITE | MMC_DATA_READ)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* this part is strange */
76*4882a593Smuzhiyun #define FTSDC010_SDIO_CTRL1_REG			0x0000006C
77*4882a593Smuzhiyun #define FTSDC010_SDIO_CTRL2_REG			0x0000006C
78*4882a593Smuzhiyun #define FTSDC010_SDIO_STATUS_REG		0x00000070
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* 0x00 - command register */
81*4882a593Smuzhiyun #define FTSDC010_CMD_IDX(x)			(((x) & 0x3f) << 0)
82*4882a593Smuzhiyun #define FTSDC010_CMD_NEED_RSP			(1 << 6)
83*4882a593Smuzhiyun #define FTSDC010_CMD_LONG_RSP			(1 << 7)
84*4882a593Smuzhiyun #define FTSDC010_CMD_APP_CMD			(1 << 8)
85*4882a593Smuzhiyun #define FTSDC010_CMD_CMD_EN			(1 << 9)
86*4882a593Smuzhiyun #define FTSDC010_CMD_SDC_RST			(1 << 10)
87*4882a593Smuzhiyun #define FTSDC010_CMD_MMC_INT_STOP		(1 << 11)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* 0x18 - responded command register */
90*4882a593Smuzhiyun #define FTSDC010_RSP_CMD_IDX(x)			(((x) >> 0) & 0x3f)
91*4882a593Smuzhiyun #define FTSDC010_RSP_CMD_APP			(1 << 6)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* 0x1c - data control register */
94*4882a593Smuzhiyun #define FTSDC010_DCR_BLK_SIZE(x)		(((x) & 0xf) << 0)
95*4882a593Smuzhiyun #define FTSDC010_DCR_DATA_WRITE			(1 << 4)
96*4882a593Smuzhiyun #define FTSDC010_DCR_DMA_EN			(1 << 5)
97*4882a593Smuzhiyun #define FTSDC010_DCR_DATA_EN			(1 << 6)
98*4882a593Smuzhiyun #ifdef CONFIG_FTSDC010_SDIO
99*4882a593Smuzhiyun #define FTSDC010_DCR_FIFOTH			(1 << 7)
100*4882a593Smuzhiyun #define FTSDC010_DCR_DMA_TYPE(x)		(((x) & 0x3) << 8)
101*4882a593Smuzhiyun #define FTSDC010_DCR_FIFO_RST			(1 << 10)
102*4882a593Smuzhiyun #endif /* CONFIG_FTSDC010_SDIO */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define FTSDC010_DCR_DMA_TYPE_1			0x0	/* Single r/w	*/
105*4882a593Smuzhiyun #define FTSDC010_DCR_DMA_TYPE_4			0x1	/* Burst 4 r/w	*/
106*4882a593Smuzhiyun #define FTSDC010_DCR_DMA_TYPE_8			0x2	/* Burst 8 r/w	*/
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define FTSDC010_DCR_BLK_BYTES(x)		(ffs(x) - 1)	/* 1B - 2048B */
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* CPRM related define */
111*4882a593Smuzhiyun #define FTSDC010_CPRM_DATA_CHANGE_ENDIAN_EN	0x000008
112*4882a593Smuzhiyun #define FTSDC010_CPRM_DATA_SWAP_HL_EN		0x000010
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /* 0x28 - status register */
115*4882a593Smuzhiyun #define FTSDC010_STATUS_RSP_CRC_FAIL		(1 << 0)
116*4882a593Smuzhiyun #define FTSDC010_STATUS_DATA_CRC_FAIL		(1 << 1)
117*4882a593Smuzhiyun #define FTSDC010_STATUS_RSP_TIMEOUT		(1 << 2)
118*4882a593Smuzhiyun #define FTSDC010_STATUS_DATA_TIMEOUT		(1 << 3)
119*4882a593Smuzhiyun #define FTSDC010_STATUS_RSP_CRC_OK		(1 << 4)
120*4882a593Smuzhiyun #define FTSDC010_STATUS_DATA_CRC_OK		(1 << 5)
121*4882a593Smuzhiyun #define FTSDC010_STATUS_CMD_SEND		(1 << 6)
122*4882a593Smuzhiyun #define FTSDC010_STATUS_DATA_END		(1 << 7)
123*4882a593Smuzhiyun #define FTSDC010_STATUS_FIFO_URUN		(1 << 8)
124*4882a593Smuzhiyun #define FTSDC010_STATUS_FIFO_ORUN		(1 << 9)
125*4882a593Smuzhiyun #define FTSDC010_STATUS_CARD_CHANGE		(1 << 10)
126*4882a593Smuzhiyun #define FTSDC010_STATUS_CARD_DETECT		(1 << 11)
127*4882a593Smuzhiyun #define FTSDC010_STATUS_WRITE_PROT		(1 << 12)
128*4882a593Smuzhiyun #ifdef CONFIG_FTSDC010_SDIO
129*4882a593Smuzhiyun #define FTSDC010_STATUS_CP_READY		(1 << 13) /* reserved ? */
130*4882a593Smuzhiyun #define FTSDC010_STATUS_CP_BUF_READY		(1 << 14) /* reserved ? */
131*4882a593Smuzhiyun #define FTSDC010_STATUS_PLAIN_TEXT_READY	(1 << 15) /* reserved ? */
132*4882a593Smuzhiyun #define FTSDC010_STATUS_SDIO_IRPT		(1 << 16) /* SDIO card intr */
133*4882a593Smuzhiyun #define FTSDC010_STATUS_DATA0_STATUS		(1 << 17)
134*4882a593Smuzhiyun #endif /* CONFIG_FTSDC010_SDIO */
135*4882a593Smuzhiyun #define FTSDC010_STATUS_RSP_ERROR	\
136*4882a593Smuzhiyun 	(FTSDC010_STATUS_RSP_CRC_FAIL | FTSDC010_STATUS_RSP_TIMEOUT)
137*4882a593Smuzhiyun #define FTSDC010_STATUS_RSP_MASK	\
138*4882a593Smuzhiyun 	(FTSDC010_STATUS_RSP_ERROR | FTSDC010_STATUS_RSP_CRC_OK)
139*4882a593Smuzhiyun #define FTSDC010_STATUS_DATA_ERROR	\
140*4882a593Smuzhiyun 	(FTSDC010_STATUS_DATA_CRC_FAIL | FTSDC010_STATUS_DATA_TIMEOUT)
141*4882a593Smuzhiyun #define FTSDC010_STATUS_DATA_MASK	\
142*4882a593Smuzhiyun 	(FTSDC010_STATUS_DATA_ERROR | FTSDC010_STATUS_DATA_CRC_OK \
143*4882a593Smuzhiyun 	| FTSDC010_STATUS_DATA_END)
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /* 0x2c - clear register */
146*4882a593Smuzhiyun #define FTSDC010_CLR_RSP_CRC_FAIL		(1 << 0)
147*4882a593Smuzhiyun #define FTSDC010_CLR_DATA_CRC_FAIL		(1 << 1)
148*4882a593Smuzhiyun #define FTSDC010_CLR_RSP_TIMEOUT		(1 << 2)
149*4882a593Smuzhiyun #define FTSDC010_CLR_DATA_TIMEOUT		(1 << 3)
150*4882a593Smuzhiyun #define FTSDC010_CLR_RSP_CRC_OK			(1 << 4)
151*4882a593Smuzhiyun #define FTSDC010_CLR_DATA_CRC_OK		(1 << 5)
152*4882a593Smuzhiyun #define FTSDC010_CLR_CMD_SEND			(1 << 6)
153*4882a593Smuzhiyun #define FTSDC010_CLR_DATA_END			(1 << 7)
154*4882a593Smuzhiyun #define FTSDC010_STATUS_FIFO_URUN		(1 << 8) /* reserved ? */
155*4882a593Smuzhiyun #define FTSDC010_STATUS_FIFO_ORUN		(1 << 9) /* reserved ? */
156*4882a593Smuzhiyun #define FTSDC010_CLR_CARD_CHANGE		(1 << 10)
157*4882a593Smuzhiyun #ifdef CONFIG_FTSDC010_SDIO
158*4882a593Smuzhiyun #define FTSDC010_CLR_SDIO_IRPT			(1 << 16)
159*4882a593Smuzhiyun #endif /* CONFIG_FTSDC010_SDIO */
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /* 0x30 - interrupt mask register */
162*4882a593Smuzhiyun #define FTSDC010_INT_MASK_RSP_CRC_FAIL		(1 << 0)
163*4882a593Smuzhiyun #define FTSDC010_INT_MASK_DATA_CRC_FAIL		(1 << 1)
164*4882a593Smuzhiyun #define FTSDC010_INT_MASK_RSP_TIMEOUT		(1 << 2)
165*4882a593Smuzhiyun #define FTSDC010_INT_MASK_DATA_TIMEOUT		(1 << 3)
166*4882a593Smuzhiyun #define FTSDC010_INT_MASK_RSP_CRC_OK		(1 << 4)
167*4882a593Smuzhiyun #define FTSDC010_INT_MASK_DATA_CRC_OK		(1 << 5)
168*4882a593Smuzhiyun #define FTSDC010_INT_MASK_CMD_SEND		(1 << 6)
169*4882a593Smuzhiyun #define FTSDC010_INT_MASK_DATA_END		(1 << 7)
170*4882a593Smuzhiyun #define FTSDC010_INT_MASK_FIFO_URUN		(1 << 8)
171*4882a593Smuzhiyun #define FTSDC010_INT_MASK_FIFO_ORUN		(1 << 9)
172*4882a593Smuzhiyun #define FTSDC010_INT_MASK_CARD_CHANGE		(1 << 10)
173*4882a593Smuzhiyun #ifdef CONFIG_FTSDC010_SDIO
174*4882a593Smuzhiyun #define FTSDC010_INT_MASK_CP_READY		(1 << 13)
175*4882a593Smuzhiyun #define FTSDC010_INT_MASK_CP_BUF_READY		(1 << 14)
176*4882a593Smuzhiyun #define FTSDC010_INT_MASK_PLAIN_TEXT_READY	(1 << 15)
177*4882a593Smuzhiyun #define FTSDC010_INT_MASK_SDIO_IRPT		(1 << 16)
178*4882a593Smuzhiyun #define FTSDC010_STATUS_DATA0_STATUS		(1 << 17)
179*4882a593Smuzhiyun #endif /* CONFIG_FTSDC010_SDIO */
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /* ? */
182*4882a593Smuzhiyun #define FTSDC010_CARD_INSERT			0x0
183*4882a593Smuzhiyun #define FTSDC010_CARD_REMOVE			FTSDC010_STATUS_REG_CARD_DETECT
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /* 0x34 - power control register */
186*4882a593Smuzhiyun #define FTSDC010_PCR_POWER(x)			(((x) & 0xf) << 0)
187*4882a593Smuzhiyun #define FTSDC010_PCR_POWER_ON			(1 << 4)
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /* 0x38 - clock control register */
190*4882a593Smuzhiyun #define FTSDC010_CCR_CLK_DIV(x)			(((x) & 0x7f) << 0)
191*4882a593Smuzhiyun #define FTSDC010_CCR_CLK_SD			(1 << 7) /* 0: MMC, 1: SD */
192*4882a593Smuzhiyun #define FTSDC010_CCR_CLK_DIS			(1 << 8)
193*4882a593Smuzhiyun #define FTSDC010_CCR_CLK_HISPD			(1 << 9) /* high speed */
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* card type */
196*4882a593Smuzhiyun #define FTSDC010_CARD_TYPE_SD			FTSDC010_CLOCK_REG_CARD_TYPE
197*4882a593Smuzhiyun #define FTSDC010_CARD_TYPE_MMC			0x0
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /* 0x3c - bus width register */
200*4882a593Smuzhiyun #define FTSDC010_BWR_MODE_1BIT      (1 << 0) /* 1 bit mode enabled */
201*4882a593Smuzhiyun #define FTSDC010_BWR_MODE_8BIT      (1 << 1) /* 8 bit mode enabled */
202*4882a593Smuzhiyun #define FTSDC010_BWR_MODE_4BIT      (1 << 2) /* 4 bit mode enabled */
203*4882a593Smuzhiyun #define FTSDC010_BWR_MODE_MASK      (7 << 0)
204*4882a593Smuzhiyun #define FTSDC010_BWR_MODE_SHIFT     (0)
205*4882a593Smuzhiyun #define FTSDC010_BWR_CAPS_1BIT      (0 << 3) /* 1 bits mode supported */
206*4882a593Smuzhiyun #define FTSDC010_BWR_CAPS_4BIT      (1 << 3) /* 1,4 bits mode supported */
207*4882a593Smuzhiyun #define FTSDC010_BWR_CAPS_8BIT      (2 << 3) /* 1,4,8 bits mode supported */
208*4882a593Smuzhiyun #define FTSDC010_BWR_CAPS_MASK      (3 << 3)
209*4882a593Smuzhiyun #define FTSDC010_BWR_CAPS_SHIFT     (3)
210*4882a593Smuzhiyun #define FTSDC010_BWR_CARD_DETECT    (1 << 5)
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /* 0x44 or 0x9c - feature register */
213*4882a593Smuzhiyun #define FTSDC010_FEATURE_FIFO_DEPTH(x)		(((x) >> 0) & 0xff)
214*4882a593Smuzhiyun #define FTSDC010_FEATURE_CPRM_FUNCTION		(1 << 8)
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define FTSDC010_FIFO_DEPTH_4			0x04
217*4882a593Smuzhiyun #define FTSDC010_FIFO_DEPTH_8			0x08
218*4882a593Smuzhiyun #define FTSDC010_FIFO_DEPTH_16			0x10
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /* 0x48 or 0xa0 - revision register */
221*4882a593Smuzhiyun #define FTSDC010_REV_REVISION(x)		(((x) & 0xff) >> 0)
222*4882a593Smuzhiyun #define FTSDC010_REV_MINOR(x)			(((x) & 0xff00) >> 8)
223*4882a593Smuzhiyun #define FTSDC010_REV_MAJOR(x)			(((x) & 0xffff0000) >> 16)
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #ifdef CONFIG_FTSDC010_SDIO
226*4882a593Smuzhiyun /* 0x44 - general purpose output */
227*4882a593Smuzhiyun #define FTSDC010_GPO_PORT(x)			(((x) & 0xf) << 0)
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /* 0x6c - sdio control register 1 */
230*4882a593Smuzhiyun #define FTSDC010_SDIO_CTRL1_SDIO_BLK_SIZE(x)	(((x) & 0xfff) << 0)
231*4882a593Smuzhiyun #define FTSDC010_SDIO_CTRL1_SDIO_BLK_MODE	(1 << 12)
232*4882a593Smuzhiyun #define FTSDC010_SDIO_CTRL1_READ_WAIT_EN	(1 << 13)
233*4882a593Smuzhiyun #define FTSDC010_SDIO_CTRL1_SDIO_ENABLE		(1 << 14)
234*4882a593Smuzhiyun #define FTSDC010_SDIO_CTRL1_SDIO_BLK_NO(x)	(((x) & 0x1ff) << 15)
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun /* 0x70 - sdio control register 2 */
237*4882a593Smuzhiyun #define FTSDC010_SDIO_CTRL2_SUSP_READ_WAIT	(1 << 0)
238*4882a593Smuzhiyun #define FTSDC010_SDIO_CTRL2_SUSP_CMD_ABORT	(1 << 1)
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /* 0x74 - sdio status register */
241*4882a593Smuzhiyun #define FTSDC010_SDIO_STATUS_SDIO_BLK_CNT(x)	(((x) >> 0) & 0x1ffff)
242*4882a593Smuzhiyun #define FTSDC010_SDIO_STATUS_FIFO_REMAIN_NO(x)	(((x) >> 17) & 0xef)
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #endif /* CONFIG_FTSDC010_SDIO */
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun #endif /* __FTSDC010_H */
247