1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2012 SAMSUNG Electronics
3*4882a593Smuzhiyun * Jaehoon Chung <jh80.chung@samsung.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #ifndef __DWMMC_HW_H
9*4882a593Smuzhiyun #define __DWMMC_HW_H
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <mmc.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define DWMCI_CTRL 0x000
15*4882a593Smuzhiyun #define DWMCI_PWREN 0x004
16*4882a593Smuzhiyun #define DWMCI_CLKDIV 0x008
17*4882a593Smuzhiyun #define DWMCI_CLKSRC 0x00C
18*4882a593Smuzhiyun #define DWMCI_CLKENA 0x010
19*4882a593Smuzhiyun #define DWMCI_TMOUT 0x014
20*4882a593Smuzhiyun #define DWMCI_CTYPE 0x018
21*4882a593Smuzhiyun #define DWMCI_BLKSIZ 0x01C
22*4882a593Smuzhiyun #define DWMCI_BYTCNT 0x020
23*4882a593Smuzhiyun #define DWMCI_INTMASK 0x024
24*4882a593Smuzhiyun #define DWMCI_CMDARG 0x028
25*4882a593Smuzhiyun #define DWMCI_CMD 0x02C
26*4882a593Smuzhiyun #define DWMCI_RESP0 0x030
27*4882a593Smuzhiyun #define DWMCI_RESP1 0x034
28*4882a593Smuzhiyun #define DWMCI_RESP2 0x038
29*4882a593Smuzhiyun #define DWMCI_RESP3 0x03C
30*4882a593Smuzhiyun #define DWMCI_MINTSTS 0x040
31*4882a593Smuzhiyun #define DWMCI_RINTSTS 0x044
32*4882a593Smuzhiyun #define DWMCI_STATUS 0x048
33*4882a593Smuzhiyun #define DWMCI_FIFOTH 0x04C
34*4882a593Smuzhiyun #define DWMCI_CDETECT 0x050
35*4882a593Smuzhiyun #define DWMCI_WRTPRT 0x054
36*4882a593Smuzhiyun #define DWMCI_GPIO 0x058
37*4882a593Smuzhiyun #define DWMCI_TCMCNT 0x05C
38*4882a593Smuzhiyun #define DWMCI_TBBCNT 0x060
39*4882a593Smuzhiyun #define DWMCI_DEBNCE 0x064
40*4882a593Smuzhiyun #define DWMCI_USRID 0x068
41*4882a593Smuzhiyun #define DWMCI_VERID 0x06C
42*4882a593Smuzhiyun #define DWMCI_HCON 0x070
43*4882a593Smuzhiyun #define DWMCI_UHS_REG 0x074
44*4882a593Smuzhiyun #define DWMCI_BMOD 0x080
45*4882a593Smuzhiyun #define DWMCI_PLDMND 0x084
46*4882a593Smuzhiyun #define DWMCI_DBADDR 0x088
47*4882a593Smuzhiyun #define DWMCI_IDSTS 0x08C
48*4882a593Smuzhiyun #define DWMCI_IDINTEN 0x090
49*4882a593Smuzhiyun #define DWMCI_DSCADDR 0x094
50*4882a593Smuzhiyun #define DWMCI_BUFADDR 0x098
51*4882a593Smuzhiyun #define DWMCI_CARDTHRCTL 0x100
52*4882a593Smuzhiyun #define DWMCI_DATA 0x200
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* Interrupt Mask register */
55*4882a593Smuzhiyun #define DWMCI_INTMSK_ALL 0xffffffff
56*4882a593Smuzhiyun #define DWMCI_INTMSK_RE (1 << 1)
57*4882a593Smuzhiyun #define DWMCI_INTMSK_CDONE (1 << 2)
58*4882a593Smuzhiyun #define DWMCI_INTMSK_DTO (1 << 3)
59*4882a593Smuzhiyun #define DWMCI_INTMSK_TXDR (1 << 4)
60*4882a593Smuzhiyun #define DWMCI_INTMSK_RXDR (1 << 5)
61*4882a593Smuzhiyun #define DWMCI_INTMSK_DCRC (1 << 7)
62*4882a593Smuzhiyun #define DWMCI_INTMSK_RTO (1 << 8)
63*4882a593Smuzhiyun #define DWMCI_INTMSK_DRTO (1 << 9)
64*4882a593Smuzhiyun #define DWMCI_INTMSK_HTO (1 << 10)
65*4882a593Smuzhiyun #define DWMCI_INTMSK_FRUN (1 << 11)
66*4882a593Smuzhiyun #define DWMCI_INTMSK_HLE (1 << 12)
67*4882a593Smuzhiyun #define DWMCI_INTMSK_SBE (1 << 13)
68*4882a593Smuzhiyun #define DWMCI_INTMSK_ACD (1 << 14)
69*4882a593Smuzhiyun #define DWMCI_INTMSK_EBE (1 << 15)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* Raw interrupt Regsiter */
72*4882a593Smuzhiyun #define DWMCI_DATA_ERR (DWMCI_INTMSK_EBE | DWMCI_INTMSK_SBE | DWMCI_INTMSK_HLE |\
73*4882a593Smuzhiyun DWMCI_INTMSK_FRUN | DWMCI_INTMSK_EBE | DWMCI_INTMSK_DCRC)
74*4882a593Smuzhiyun #define DWMCI_DATA_TOUT (DWMCI_INTMSK_HTO | DWMCI_INTMSK_DRTO)
75*4882a593Smuzhiyun /* CTRL register */
76*4882a593Smuzhiyun #define DWMCI_CTRL_RESET (1 << 0)
77*4882a593Smuzhiyun #define DWMCI_CTRL_FIFO_RESET (1 << 1)
78*4882a593Smuzhiyun #define DWMCI_CTRL_DMA_RESET (1 << 2)
79*4882a593Smuzhiyun #define DWMCI_DMA_EN (1 << 5)
80*4882a593Smuzhiyun #define DWMCI_CTRL_SEND_AS_CCSD (1 << 10)
81*4882a593Smuzhiyun #define DWMCI_IDMAC_EN (1 << 25)
82*4882a593Smuzhiyun #define DWMCI_RESET_ALL (DWMCI_CTRL_RESET | DWMCI_CTRL_FIFO_RESET |\
83*4882a593Smuzhiyun DWMCI_CTRL_DMA_RESET)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* CMD register */
86*4882a593Smuzhiyun #define DWMCI_CMD_RESP_EXP (1 << 6)
87*4882a593Smuzhiyun #define DWMCI_CMD_RESP_LENGTH (1 << 7)
88*4882a593Smuzhiyun #define DWMCI_CMD_CHECK_CRC (1 << 8)
89*4882a593Smuzhiyun #define DWMCI_CMD_DATA_EXP (1 << 9)
90*4882a593Smuzhiyun #define DWMCI_CMD_RW (1 << 10)
91*4882a593Smuzhiyun #define DWMCI_CMD_SEND_STOP (1 << 12)
92*4882a593Smuzhiyun #define DWMCI_CMD_ABORT_STOP (1 << 14)
93*4882a593Smuzhiyun #define DWMCI_CMD_PRV_DAT_WAIT (1 << 13)
94*4882a593Smuzhiyun #define DWMCI_CMD_UPD_CLK (1 << 21)
95*4882a593Smuzhiyun #define DWMCI_CMD_USE_HOLD_REG (1 << 29)
96*4882a593Smuzhiyun #define DWMCI_CMD_START (1 << 31)
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* CLKENA register */
99*4882a593Smuzhiyun #define DWMCI_CLKEN_ENABLE (1 << 0)
100*4882a593Smuzhiyun #define DWMCI_CLKEN_LOW_PWR (1 << 16)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Card-type registe */
103*4882a593Smuzhiyun #define DWMCI_CTYPE_1BIT 0
104*4882a593Smuzhiyun #define DWMCI_CTYPE_4BIT (1 << 0)
105*4882a593Smuzhiyun #define DWMCI_CTYPE_8BIT (1 << 16)
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Status Register */
108*4882a593Smuzhiyun #define DWMCI_BUSY (1 << 9)
109*4882a593Smuzhiyun #define DWMCI_FIFO_MASK 0x1fff
110*4882a593Smuzhiyun #define DWMCI_FIFO_SHIFT 17
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* FIFOTH Register */
113*4882a593Smuzhiyun #define MSIZE(x) ((x) << 28)
114*4882a593Smuzhiyun #define RX_WMARK(x) ((x) << 16)
115*4882a593Smuzhiyun #define TX_WMARK(x) (x)
116*4882a593Smuzhiyun #define RX_WMARK_SHIFT 16
117*4882a593Smuzhiyun #define RX_WMARK_MASK (0xfff << RX_WMARK_SHIFT)
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* HCON Register */
120*4882a593Smuzhiyun #define DMA_INTERFACE_IDMA (0x0)
121*4882a593Smuzhiyun #define SDMMC_GET_TRANS_MODE(x) (((x)>>16) & 0x3)
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define DWMCI_IDMAC_OWN (1 << 31)
124*4882a593Smuzhiyun #define DWMCI_IDMAC_CH (1 << 4)
125*4882a593Smuzhiyun #define DWMCI_IDMAC_FS (1 << 3)
126*4882a593Smuzhiyun #define DWMCI_IDMAC_LD (1 << 2)
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Bus Mode Register */
129*4882a593Smuzhiyun #define DWMCI_BMOD_IDMAC_RESET (1 << 0)
130*4882a593Smuzhiyun #define DWMCI_BMOD_IDMAC_FB (1 << 1)
131*4882a593Smuzhiyun #define DWMCI_BMOD_IDMAC_EN (1 << 7)
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* UHS register */
134*4882a593Smuzhiyun #define DWMCI_DDR_MODE (1 << 16)
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* quirks */
137*4882a593Smuzhiyun #define DWMCI_QUIRK_DISABLE_SMU (1 << 0)
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /*
140*4882a593Smuzhiyun * DWMCI_MSIZE is uses to set burst size of multiple transaction.
141*4882a593Smuzhiyun * The burst size is set to 128 if DWMCI_MSIZE is set to 0x6.
142*4882a593Smuzhiyun */
143*4882a593Smuzhiyun #define DWMCI_MSIZE 0x6
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* The DW MMC Controller Version */
146*4882a593Smuzhiyun #define DW_MMC_240A 0x240a
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* sdmmc cardthrctl set */
149*4882a593Smuzhiyun #define DWMCI_CDTHRCTRL_CONFIG (1 + (0x200 << 16))
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /**
152*4882a593Smuzhiyun * struct dwmci_host - Information about a designware MMC host
153*4882a593Smuzhiyun *
154*4882a593Smuzhiyun * @name: Device name
155*4882a593Smuzhiyun * @ioaddr: Base I/O address of controller
156*4882a593Smuzhiyun * @quirks: Quick flags - see DWMCI_QUIRK_...
157*4882a593Smuzhiyun * @caps: Capabilities - see MMC_MODE_...
158*4882a593Smuzhiyun * @bus_hz: Bus speed in Hz, if @get_mmc_clk() is NULL
159*4882a593Smuzhiyun * @div: Arbitrary clock divider value for use by controller
160*4882a593Smuzhiyun * @dev_index: Arbitrary device index for use by controller
161*4882a593Smuzhiyun * @dev_id: Arbitrary device ID for use by controller
162*4882a593Smuzhiyun * @buswidth: Bus width in bits (8 or 4)
163*4882a593Smuzhiyun * @fifoth_val: Value for FIFOTH register (or 0 to leave unset)
164*4882a593Smuzhiyun * @mmc: Pointer to generic MMC structure for this device
165*4882a593Smuzhiyun * @priv: Private pointer for use by controller
166*4882a593Smuzhiyun * @stride_pio: Provide the ability of accessing fifo with burst mode
167*4882a593Smuzhiyun */
168*4882a593Smuzhiyun struct dwmci_host {
169*4882a593Smuzhiyun const char *name;
170*4882a593Smuzhiyun void *ioaddr;
171*4882a593Smuzhiyun unsigned int quirks;
172*4882a593Smuzhiyun unsigned int caps;
173*4882a593Smuzhiyun unsigned int version;
174*4882a593Smuzhiyun unsigned int clock;
175*4882a593Smuzhiyun unsigned int bus_hz;
176*4882a593Smuzhiyun unsigned int div;
177*4882a593Smuzhiyun int dev_index;
178*4882a593Smuzhiyun int dev_id;
179*4882a593Smuzhiyun int buswidth;
180*4882a593Smuzhiyun u32 fifoth_val;
181*4882a593Smuzhiyun struct mmc *mmc;
182*4882a593Smuzhiyun void *priv;
183*4882a593Smuzhiyun bool stride_pio;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun void (*clksel)(struct dwmci_host *host);
186*4882a593Smuzhiyun void (*board_init)(struct dwmci_host *host);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /**
189*4882a593Smuzhiyun * Get / set a particular MMC clock frequency
190*4882a593Smuzhiyun *
191*4882a593Smuzhiyun * This is used to request the current clock frequency of the clock
192*4882a593Smuzhiyun * that drives the DWMMC peripheral. The caller will then use this
193*4882a593Smuzhiyun * information to work out the divider it needs to achieve the
194*4882a593Smuzhiyun * required MMC bus clock frequency. If you want to handle the
195*4882a593Smuzhiyun * clock external to DWMMC, use @freq to select the frequency and
196*4882a593Smuzhiyun * return that value too. Then DWMMC will put itself in bypass mode.
197*4882a593Smuzhiyun *
198*4882a593Smuzhiyun * @host: DWMMC host
199*4882a593Smuzhiyun * @freq: Frequency the host is trying to achieve
200*4882a593Smuzhiyun */
201*4882a593Smuzhiyun unsigned int (*get_mmc_clk)(struct dwmci_host *host, uint freq);
202*4882a593Smuzhiyun int (*execute_tuning)(struct dwmci_host *host, u32 opcode);
203*4882a593Smuzhiyun #ifndef CONFIG_BLK
204*4882a593Smuzhiyun struct mmc_config cfg;
205*4882a593Smuzhiyun #endif
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* use fifo mode to read and write data */
208*4882a593Smuzhiyun bool fifo_mode;
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun struct dwmci_idmac {
212*4882a593Smuzhiyun u32 flags;
213*4882a593Smuzhiyun u32 cnt;
214*4882a593Smuzhiyun u32 addr;
215*4882a593Smuzhiyun u32 next_addr;
216*4882a593Smuzhiyun } __aligned(ARCH_DMA_MINALIGN);
217*4882a593Smuzhiyun
dwmci_writel(struct dwmci_host * host,int reg,u32 val)218*4882a593Smuzhiyun static inline void dwmci_writel(struct dwmci_host *host, int reg, u32 val)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun writel(val, host->ioaddr + reg);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
dwmci_writew(struct dwmci_host * host,int reg,u16 val)223*4882a593Smuzhiyun static inline void dwmci_writew(struct dwmci_host *host, int reg, u16 val)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun writew(val, host->ioaddr + reg);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
dwmci_writeb(struct dwmci_host * host,int reg,u8 val)228*4882a593Smuzhiyun static inline void dwmci_writeb(struct dwmci_host *host, int reg, u8 val)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun writeb(val, host->ioaddr + reg);
231*4882a593Smuzhiyun }
dwmci_readl(struct dwmci_host * host,int reg)232*4882a593Smuzhiyun static inline u32 dwmci_readl(struct dwmci_host *host, int reg)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun return readl(host->ioaddr + reg);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
dwmci_readw(struct dwmci_host * host,int reg)237*4882a593Smuzhiyun static inline u16 dwmci_readw(struct dwmci_host *host, int reg)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun return readw(host->ioaddr + reg);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
dwmci_readb(struct dwmci_host * host,int reg)242*4882a593Smuzhiyun static inline u8 dwmci_readb(struct dwmci_host *host, int reg)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun return readb(host->ioaddr + reg);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun #ifdef CONFIG_BLK
248*4882a593Smuzhiyun /**
249*4882a593Smuzhiyun * dwmci_setup_cfg() - Set up the configuration for DWMMC
250*4882a593Smuzhiyun *
251*4882a593Smuzhiyun * This is used to set up a DWMMC device when you are using CONFIG_BLK.
252*4882a593Smuzhiyun *
253*4882a593Smuzhiyun * This should be called from your MMC driver's probe() method once you have
254*4882a593Smuzhiyun * the information required.
255*4882a593Smuzhiyun *
256*4882a593Smuzhiyun * Generally your driver will have a platform data structure which holds both
257*4882a593Smuzhiyun * the configuration (struct mmc_config) and the MMC device info (struct mmc).
258*4882a593Smuzhiyun * For example:
259*4882a593Smuzhiyun *
260*4882a593Smuzhiyun * struct rockchip_mmc_plat {
261*4882a593Smuzhiyun * struct mmc_config cfg;
262*4882a593Smuzhiyun * struct mmc mmc;
263*4882a593Smuzhiyun * };
264*4882a593Smuzhiyun *
265*4882a593Smuzhiyun * ...
266*4882a593Smuzhiyun *
267*4882a593Smuzhiyun * Inside U_BOOT_DRIVER():
268*4882a593Smuzhiyun * .platdata_auto_alloc_size = sizeof(struct rockchip_mmc_plat),
269*4882a593Smuzhiyun *
270*4882a593Smuzhiyun * To access platform data:
271*4882a593Smuzhiyun * struct rockchip_mmc_plat *plat = dev_get_platdata(dev);
272*4882a593Smuzhiyun *
273*4882a593Smuzhiyun * See rockchip_dw_mmc.c for an example.
274*4882a593Smuzhiyun *
275*4882a593Smuzhiyun * @cfg: Configuration structure to fill in (generally &plat->mmc)
276*4882a593Smuzhiyun * @host: DWMMC host
277*4882a593Smuzhiyun * @max_clk: Maximum supported clock speed in HZ (e.g. 150000000)
278*4882a593Smuzhiyun * @min_clk: Minimum supported clock speed in HZ (e.g. 400000)
279*4882a593Smuzhiyun */
280*4882a593Smuzhiyun void dwmci_setup_cfg(struct mmc_config *cfg, struct dwmci_host *host,
281*4882a593Smuzhiyun u32 max_clk, u32 min_clk);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /**
284*4882a593Smuzhiyun * dwmci_bind() - Set up a new MMC block device
285*4882a593Smuzhiyun *
286*4882a593Smuzhiyun * This is used to set up a DWMMC block device when you are using CONFIG_BLK.
287*4882a593Smuzhiyun * It should be called from your driver's bind() method.
288*4882a593Smuzhiyun *
289*4882a593Smuzhiyun * See rockchip_dw_mmc.c for an example.
290*4882a593Smuzhiyun *
291*4882a593Smuzhiyun * @dev: Device to set up
292*4882a593Smuzhiyun * @mmc: Pointer to mmc structure (normally &plat->mmc)
293*4882a593Smuzhiyun * @cfg: Empty configuration structure (generally &plat->cfg). This is
294*4882a593Smuzhiyun * normally all zeroes at this point. The only purpose of passing
295*4882a593Smuzhiyun * this in is to set mmc->cfg to it.
296*4882a593Smuzhiyun * @return 0 if OK, -ve if the block device could not be created
297*4882a593Smuzhiyun */
298*4882a593Smuzhiyun int dwmci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun #else
301*4882a593Smuzhiyun /**
302*4882a593Smuzhiyun * add_dwmci() - Add a new DWMMC interface
303*4882a593Smuzhiyun *
304*4882a593Smuzhiyun * This is used when you are not using CONFIG_BLK. Convert your driver over!
305*4882a593Smuzhiyun *
306*4882a593Smuzhiyun * @host: DWMMC host structure
307*4882a593Smuzhiyun * @max_clk: Maximum supported clock speed in HZ (e.g. 150000000)
308*4882a593Smuzhiyun * @min_clk: Minimum supported clock speed in HZ (e.g. 400000)
309*4882a593Smuzhiyun * @return 0 if OK, -ve on error
310*4882a593Smuzhiyun */
311*4882a593Smuzhiyun int add_dwmci(struct dwmci_host *host, u32 max_clk, u32 min_clk);
312*4882a593Smuzhiyun #endif /* !CONFIG_BLK */
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun #ifdef CONFIG_DM_MMC
315*4882a593Smuzhiyun /* Export the operations to drivers */
316*4882a593Smuzhiyun int dwmci_probe(struct udevice *dev);
317*4882a593Smuzhiyun extern const struct dm_mmc_ops dm_dwmci_ops;
318*4882a593Smuzhiyun #endif
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun #endif /* __DWMMC_HW_H */
321