1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * This file is provided under a dual BSD/GPLv2 license. When using or 3*4882a593Smuzhiyun * redistributing this file, you may do so under either license. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * GPL LICENSE SUMMARY 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright (c) 2016 BayLibre, SAS. 8*4882a593Smuzhiyun * Author: Neil Armstrong <narmstrong@baylibre.com> 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 11*4882a593Smuzhiyun * it under the terms of version 2 of the GNU General Public License as 12*4882a593Smuzhiyun * published by the Free Software Foundation. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, but 15*4882a593Smuzhiyun * WITHOUT ANY WARRANTY; without even the implied warranty of 16*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 17*4882a593Smuzhiyun * General Public License for more details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License 20*4882a593Smuzhiyun * along with this program; if not, see <http://www.gnu.org/licenses/>. 21*4882a593Smuzhiyun * The full GNU General Public License is included in this distribution 22*4882a593Smuzhiyun * in the file called COPYING. 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * BSD LICENSE 25*4882a593Smuzhiyun * 26*4882a593Smuzhiyun * Copyright (c) 2016 BayLibre, SAS. 27*4882a593Smuzhiyun * Author: Neil Armstrong <narmstrong@baylibre.com> 28*4882a593Smuzhiyun * 29*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without 30*4882a593Smuzhiyun * modification, are permitted provided that the following conditions 31*4882a593Smuzhiyun * are met: 32*4882a593Smuzhiyun * 33*4882a593Smuzhiyun * * Redistributions of source code must retain the above copyright 34*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer. 35*4882a593Smuzhiyun * * Redistributions in binary form must reproduce the above copyright 36*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in 37*4882a593Smuzhiyun * the documentation and/or other materials provided with the 38*4882a593Smuzhiyun * distribution. 39*4882a593Smuzhiyun * * Neither the name of Intel Corporation nor the names of its 40*4882a593Smuzhiyun * contributors may be used to endorse or promote products derived 41*4882a593Smuzhiyun * from this software without specific prior written permission. 42*4882a593Smuzhiyun * 43*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 44*4882a593Smuzhiyun * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 45*4882a593Smuzhiyun * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 46*4882a593Smuzhiyun * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 47*4882a593Smuzhiyun * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 48*4882a593Smuzhiyun * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 49*4882a593Smuzhiyun * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 50*4882a593Smuzhiyun * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 51*4882a593Smuzhiyun * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 52*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 53*4882a593Smuzhiyun * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 54*4882a593Smuzhiyun */ 55*4882a593Smuzhiyun #ifndef _DT_BINDINGS_AMLOGIC_MESON_GXBB_RESET_H 56*4882a593Smuzhiyun #define _DT_BINDINGS_AMLOGIC_MESON_GXBB_RESET_H 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun /* RESET0 */ 59*4882a593Smuzhiyun #define RESET_HIU 0 60*4882a593Smuzhiyun /* 1 */ 61*4882a593Smuzhiyun #define RESET_DOS_RESET 2 62*4882a593Smuzhiyun #define RESET_DDR_TOP 3 63*4882a593Smuzhiyun #define RESET_DCU_RESET 4 64*4882a593Smuzhiyun #define RESET_VIU 5 65*4882a593Smuzhiyun #define RESET_AIU 6 66*4882a593Smuzhiyun #define RESET_VID_PLL_DIV 7 67*4882a593Smuzhiyun /* 8 */ 68*4882a593Smuzhiyun #define RESET_PMUX 9 69*4882a593Smuzhiyun #define RESET_VENC 10 70*4882a593Smuzhiyun #define RESET_ASSIST 11 71*4882a593Smuzhiyun #define RESET_AFIFO2 12 72*4882a593Smuzhiyun #define RESET_VCBUS 13 73*4882a593Smuzhiyun /* 14 */ 74*4882a593Smuzhiyun /* 15 */ 75*4882a593Smuzhiyun #define RESET_GIC 16 76*4882a593Smuzhiyun #define RESET_CAPB3_DECODE 17 77*4882a593Smuzhiyun #define RESET_NAND_CAPB3 18 78*4882a593Smuzhiyun #define RESET_HDMITX_CAPB3 19 79*4882a593Smuzhiyun #define RESET_MALI_CAPB3 20 80*4882a593Smuzhiyun #define RESET_DOS_CAPB3 21 81*4882a593Smuzhiyun #define RESET_SYS_CPU_CAPB3 22 82*4882a593Smuzhiyun #define RESET_CBUS_CAPB3 23 83*4882a593Smuzhiyun #define RESET_AHB_CNTL 24 84*4882a593Smuzhiyun #define RESET_AHB_DATA 25 85*4882a593Smuzhiyun #define RESET_VCBUS_CLK81 26 86*4882a593Smuzhiyun #define RESET_MMC 27 87*4882a593Smuzhiyun #define RESET_MIPI_0 28 88*4882a593Smuzhiyun #define RESET_MIPI_1 29 89*4882a593Smuzhiyun #define RESET_MIPI_2 30 90*4882a593Smuzhiyun #define RESET_MIPI_3 31 91*4882a593Smuzhiyun /* RESET1 */ 92*4882a593Smuzhiyun #define RESET_CPPM 32 93*4882a593Smuzhiyun #define RESET_DEMUX 33 94*4882a593Smuzhiyun #define RESET_USB_OTG 34 95*4882a593Smuzhiyun #define RESET_DDR 35 96*4882a593Smuzhiyun #define RESET_AO_RESET 36 97*4882a593Smuzhiyun #define RESET_BT656 37 98*4882a593Smuzhiyun #define RESET_AHB_SRAM 38 99*4882a593Smuzhiyun /* 39 */ 100*4882a593Smuzhiyun #define RESET_PARSER 40 101*4882a593Smuzhiyun #define RESET_BLKMV 41 102*4882a593Smuzhiyun #define RESET_ISA 42 103*4882a593Smuzhiyun #define RESET_ETHERNET 43 104*4882a593Smuzhiyun #define RESET_SD_EMMC_A 44 105*4882a593Smuzhiyun #define RESET_SD_EMMC_B 45 106*4882a593Smuzhiyun #define RESET_SD_EMMC_C 46 107*4882a593Smuzhiyun #define RESET_ROM_BOOT 47 108*4882a593Smuzhiyun #define RESET_SYS_CPU_0 48 109*4882a593Smuzhiyun #define RESET_SYS_CPU_1 49 110*4882a593Smuzhiyun #define RESET_SYS_CPU_2 50 111*4882a593Smuzhiyun #define RESET_SYS_CPU_3 51 112*4882a593Smuzhiyun #define RESET_SYS_CPU_CORE_0 52 113*4882a593Smuzhiyun #define RESET_SYS_CPU_CORE_1 53 114*4882a593Smuzhiyun #define RESET_SYS_CPU_CORE_2 54 115*4882a593Smuzhiyun #define RESET_SYS_CPU_CORE_3 55 116*4882a593Smuzhiyun #define RESET_SYS_PLL_DIV 56 117*4882a593Smuzhiyun #define RESET_SYS_CPU_AXI 57 118*4882a593Smuzhiyun #define RESET_SYS_CPU_L2 58 119*4882a593Smuzhiyun #define RESET_SYS_CPU_P 59 120*4882a593Smuzhiyun #define RESET_SYS_CPU_MBIST 60 121*4882a593Smuzhiyun /* 61 */ 122*4882a593Smuzhiyun /* 62 */ 123*4882a593Smuzhiyun /* 63 */ 124*4882a593Smuzhiyun /* RESET2 */ 125*4882a593Smuzhiyun #define RESET_VD_RMEM 64 126*4882a593Smuzhiyun #define RESET_AUDIN 65 127*4882a593Smuzhiyun #define RESET_HDMI_TX 66 128*4882a593Smuzhiyun /* 67 */ 129*4882a593Smuzhiyun /* 68 */ 130*4882a593Smuzhiyun /* 69 */ 131*4882a593Smuzhiyun #define RESET_GE2D 70 132*4882a593Smuzhiyun #define RESET_PARSER_REG 71 133*4882a593Smuzhiyun #define RESET_PARSER_FETCH 72 134*4882a593Smuzhiyun #define RESET_PARSER_CTL 73 135*4882a593Smuzhiyun #define RESET_PARSER_TOP 74 136*4882a593Smuzhiyun /* 75 */ 137*4882a593Smuzhiyun /* 76 */ 138*4882a593Smuzhiyun #define RESET_AO_CPU_RESET 77 139*4882a593Smuzhiyun #define RESET_MALI 78 140*4882a593Smuzhiyun #define RESET_HDMI_SYSTEM_RESET 79 141*4882a593Smuzhiyun /* 80-95 */ 142*4882a593Smuzhiyun /* RESET3 */ 143*4882a593Smuzhiyun #define RESET_RING_OSCILLATOR 96 144*4882a593Smuzhiyun #define RESET_SYS_CPU 97 145*4882a593Smuzhiyun #define RESET_EFUSE 98 146*4882a593Smuzhiyun #define RESET_SYS_CPU_BVCI 99 147*4882a593Smuzhiyun #define RESET_AIFIFO 100 148*4882a593Smuzhiyun #define RESET_TVFE 101 149*4882a593Smuzhiyun #define RESET_AHB_BRIDGE_CNTL 102 150*4882a593Smuzhiyun /* 103 */ 151*4882a593Smuzhiyun #define RESET_AUDIO_DAC 104 152*4882a593Smuzhiyun #define RESET_DEMUX_TOP 105 153*4882a593Smuzhiyun #define RESET_DEMUX_DES 106 154*4882a593Smuzhiyun #define RESET_DEMUX_S2P_0 107 155*4882a593Smuzhiyun #define RESET_DEMUX_S2P_1 108 156*4882a593Smuzhiyun #define RESET_DEMUX_RESET_0 109 157*4882a593Smuzhiyun #define RESET_DEMUX_RESET_1 110 158*4882a593Smuzhiyun #define RESET_DEMUX_RESET_2 111 159*4882a593Smuzhiyun /* 112-127 */ 160*4882a593Smuzhiyun /* RESET4 */ 161*4882a593Smuzhiyun /* 128 */ 162*4882a593Smuzhiyun /* 129 */ 163*4882a593Smuzhiyun /* 130 */ 164*4882a593Smuzhiyun /* 131 */ 165*4882a593Smuzhiyun #define RESET_DVIN_RESET 132 166*4882a593Smuzhiyun #define RESET_RDMA 133 167*4882a593Smuzhiyun #define RESET_VENCI 134 168*4882a593Smuzhiyun #define RESET_VENCP 135 169*4882a593Smuzhiyun /* 136 */ 170*4882a593Smuzhiyun #define RESET_VDAC 137 171*4882a593Smuzhiyun #define RESET_RTC 138 172*4882a593Smuzhiyun /* 139 */ 173*4882a593Smuzhiyun #define RESET_VDI6 140 174*4882a593Smuzhiyun #define RESET_VENCL 141 175*4882a593Smuzhiyun #define RESET_I2C_MASTER_2 142 176*4882a593Smuzhiyun #define RESET_I2C_MASTER_1 143 177*4882a593Smuzhiyun /* 144-159 */ 178*4882a593Smuzhiyun /* RESET5 */ 179*4882a593Smuzhiyun /* 160-191 */ 180*4882a593Smuzhiyun /* RESET6 */ 181*4882a593Smuzhiyun #define RESET_PERIPHS_GENERAL 192 182*4882a593Smuzhiyun #define RESET_PERIPHS_SPICC 193 183*4882a593Smuzhiyun #define RESET_PERIPHS_SMART_CARD 194 184*4882a593Smuzhiyun #define RESET_PERIPHS_SAR_ADC 195 185*4882a593Smuzhiyun #define RESET_PERIPHS_I2C_MASTER_0 196 186*4882a593Smuzhiyun #define RESET_SANA 197 187*4882a593Smuzhiyun /* 198 */ 188*4882a593Smuzhiyun #define RESET_PERIPHS_STREAM_INTERFACE 199 189*4882a593Smuzhiyun #define RESET_PERIPHS_SDIO 200 190*4882a593Smuzhiyun #define RESET_PERIPHS_UART_0 201 191*4882a593Smuzhiyun #define RESET_PERIPHS_UART_1_2 202 192*4882a593Smuzhiyun #define RESET_PERIPHS_ASYNC_0 203 193*4882a593Smuzhiyun #define RESET_PERIPHS_ASYNC_1 204 194*4882a593Smuzhiyun #define RESET_PERIPHS_SPI_0 205 195*4882a593Smuzhiyun #define RESET_PERIPHS_SDHC 206 196*4882a593Smuzhiyun #define RESET_UART_SLIP 207 197*4882a593Smuzhiyun /* 208-223 */ 198*4882a593Smuzhiyun /* RESET7 */ 199*4882a593Smuzhiyun #define RESET_USB_DDR_0 224 200*4882a593Smuzhiyun #define RESET_USB_DDR_1 225 201*4882a593Smuzhiyun #define RESET_USB_DDR_2 226 202*4882a593Smuzhiyun #define RESET_USB_DDR_3 227 203*4882a593Smuzhiyun /* 228 */ 204*4882a593Smuzhiyun #define RESET_DEVICE_MMC_ARB 229 205*4882a593Smuzhiyun /* 230 */ 206*4882a593Smuzhiyun #define RESET_VID_LOCK 231 207*4882a593Smuzhiyun #define RESET_A9_DMC_PIPEL 232 208*4882a593Smuzhiyun /* 233-255 */ 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun #endif 211