1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (c) 2017 Rockchip Electronics Co. Ltd. 3*4882a593Smuzhiyun * Author: Finley Xiao <finley.xiao@rock-chips.com> 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 6*4882a593Smuzhiyun * it under the terms of the GNU General Public License as published by 7*4882a593Smuzhiyun * the Free Software Foundation; either version 2 of the License, or 8*4882a593Smuzhiyun * (at your option) any later version. 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, 11*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 12*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13*4882a593Smuzhiyun * GNU General Public License for more details. 14*4882a593Smuzhiyun */ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3308_H 17*4882a593Smuzhiyun #define _DT_BINDINGS_CLK_ROCKCHIP_RK3308_H 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun /* core clocks */ 20*4882a593Smuzhiyun #define PLL_APLL 1 21*4882a593Smuzhiyun #define PLL_DPLL 2 22*4882a593Smuzhiyun #define PLL_VPLL0 3 23*4882a593Smuzhiyun #define PLL_VPLL1 4 24*4882a593Smuzhiyun #define ARMCLK 5 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun /* sclk (special clocks) */ 27*4882a593Smuzhiyun #define USB480M 14 28*4882a593Smuzhiyun #define SCLK_RTC32K 15 29*4882a593Smuzhiyun #define SCLK_PVTM_CORE 16 30*4882a593Smuzhiyun #define SCLK_UART0 17 31*4882a593Smuzhiyun #define SCLK_UART1 18 32*4882a593Smuzhiyun #define SCLK_UART2 19 33*4882a593Smuzhiyun #define SCLK_UART3 20 34*4882a593Smuzhiyun #define SCLK_UART4 21 35*4882a593Smuzhiyun #define SCLK_I2C0 22 36*4882a593Smuzhiyun #define SCLK_I2C1 23 37*4882a593Smuzhiyun #define SCLK_I2C2 24 38*4882a593Smuzhiyun #define SCLK_I2C3 25 39*4882a593Smuzhiyun #define SCLK_PWM 26 40*4882a593Smuzhiyun #define SCLK_SPI0 27 41*4882a593Smuzhiyun #define SCLK_SPI1 28 42*4882a593Smuzhiyun #define SCLK_SPI2 29 43*4882a593Smuzhiyun #define SCLK_TIMER0 30 44*4882a593Smuzhiyun #define SCLK_TIMER1 31 45*4882a593Smuzhiyun #define SCLK_TIMER2 32 46*4882a593Smuzhiyun #define SCLK_TIMER3 33 47*4882a593Smuzhiyun #define SCLK_TIMER4 34 48*4882a593Smuzhiyun #define SCLK_TIMER5 35 49*4882a593Smuzhiyun #define SCLK_TSADC 36 50*4882a593Smuzhiyun #define SCLK_SARADC 37 51*4882a593Smuzhiyun #define SCLK_OTP 38 52*4882a593Smuzhiyun #define SCLK_OTP_USR 39 53*4882a593Smuzhiyun #define SCLK_CPU_BOOST 40 54*4882a593Smuzhiyun #define SCLK_CRYPTO 41 55*4882a593Smuzhiyun #define SCLK_CRYPTO_APK 42 56*4882a593Smuzhiyun #define SCLK_NANDC_DIV 43 57*4882a593Smuzhiyun #define SCLK_NANDC_DIV50 44 58*4882a593Smuzhiyun #define SCLK_NANDC 45 59*4882a593Smuzhiyun #define SCLK_SDMMC_DIV 46 60*4882a593Smuzhiyun #define SCLK_SDMMC_DIV50 47 61*4882a593Smuzhiyun #define SCLK_SDMMC 48 62*4882a593Smuzhiyun #define SCLK_SDMMC_DRV 49 63*4882a593Smuzhiyun #define SCLK_SDMMC_SAMPLE 50 64*4882a593Smuzhiyun #define SCLK_SDIO_DIV 51 65*4882a593Smuzhiyun #define SCLK_SDIO_DIV50 52 66*4882a593Smuzhiyun #define SCLK_SDIO 53 67*4882a593Smuzhiyun #define SCLK_SDIO_DRV 54 68*4882a593Smuzhiyun #define SCLK_SDIO_SAMPLE 55 69*4882a593Smuzhiyun #define SCLK_EMMC_DIV 56 70*4882a593Smuzhiyun #define SCLK_EMMC_DIV50 57 71*4882a593Smuzhiyun #define SCLK_EMMC 58 72*4882a593Smuzhiyun #define SCLK_EMMC_DRV 59 73*4882a593Smuzhiyun #define SCLK_EMMC_SAMPLE 60 74*4882a593Smuzhiyun #define SCLK_SFC 61 75*4882a593Smuzhiyun #define SCLK_OTG_ADP 62 76*4882a593Smuzhiyun #define SCLK_MAC_SRC 63 77*4882a593Smuzhiyun #define SCLK_MAC 64 78*4882a593Smuzhiyun #define SCLK_MAC_REF 65 79*4882a593Smuzhiyun #define SCLK_MAC_RX_TX 66 80*4882a593Smuzhiyun #define SCLK_MAC_RMII 67 81*4882a593Smuzhiyun #define SCLK_DDR_MON_TIMER 68 82*4882a593Smuzhiyun #define SCLK_DDR_MON 69 83*4882a593Smuzhiyun #define SCLK_DDRCLK 70 84*4882a593Smuzhiyun #define SCLK_PMU 71 85*4882a593Smuzhiyun #define SCLK_USBPHY_REF 72 86*4882a593Smuzhiyun #define SCLK_WIFI 73 87*4882a593Smuzhiyun #define SCLK_PVTM_PMU 74 88*4882a593Smuzhiyun #define SCLK_PDM 75 89*4882a593Smuzhiyun #define SCLK_I2S0_8CH_TX 76 90*4882a593Smuzhiyun #define SCLK_I2S0_8CH_TX_OUT 77 91*4882a593Smuzhiyun #define SCLK_I2S0_8CH_RX 78 92*4882a593Smuzhiyun #define SCLK_I2S0_8CH_RX_OUT 79 93*4882a593Smuzhiyun #define SCLK_I2S1_8CH_TX 80 94*4882a593Smuzhiyun #define SCLK_I2S1_8CH_TX_OUT 81 95*4882a593Smuzhiyun #define SCLK_I2S1_8CH_RX 82 96*4882a593Smuzhiyun #define SCLK_I2S1_8CH_RX_OUT 83 97*4882a593Smuzhiyun #define SCLK_I2S2_8CH_TX 84 98*4882a593Smuzhiyun #define SCLK_I2S2_8CH_TX_OUT 85 99*4882a593Smuzhiyun #define SCLK_I2S2_8CH_RX 86 100*4882a593Smuzhiyun #define SCLK_I2S2_8CH_RX_OUT 87 101*4882a593Smuzhiyun #define SCLK_I2S3_8CH_TX 88 102*4882a593Smuzhiyun #define SCLK_I2S3_8CH_TX_OUT 89 103*4882a593Smuzhiyun #define SCLK_I2S3_8CH_RX 90 104*4882a593Smuzhiyun #define SCLK_I2S3_8CH_RX_OUT 91 105*4882a593Smuzhiyun #define SCLK_I2S0_2CH 92 106*4882a593Smuzhiyun #define SCLK_I2S0_2CH_OUT 93 107*4882a593Smuzhiyun #define SCLK_I2S1_2CH 94 108*4882a593Smuzhiyun #define SCLK_I2S1_2CH_OUT 95 109*4882a593Smuzhiyun #define SCLK_SPDIF_TX_DIV 96 110*4882a593Smuzhiyun #define SCLK_SPDIF_TX_DIV50 97 111*4882a593Smuzhiyun #define SCLK_SPDIF_TX 98 112*4882a593Smuzhiyun #define SCLK_SPDIF_RX_DIV 99 113*4882a593Smuzhiyun #define SCLK_SPDIF_RX_DIV50 100 114*4882a593Smuzhiyun #define SCLK_SPDIF_RX 101 115*4882a593Smuzhiyun #define SCLK_I2S0_8CH_TX_MUX 102 116*4882a593Smuzhiyun #define SCLK_I2S0_8CH_RX_MUX 103 117*4882a593Smuzhiyun #define SCLK_I2S1_8CH_TX_MUX 104 118*4882a593Smuzhiyun #define SCLK_I2S1_8CH_RX_MUX 105 119*4882a593Smuzhiyun #define SCLK_I2S2_8CH_TX_MUX 106 120*4882a593Smuzhiyun #define SCLK_I2S2_8CH_RX_MUX 107 121*4882a593Smuzhiyun #define SCLK_I2S3_8CH_TX_MUX 108 122*4882a593Smuzhiyun #define SCLK_I2S3_8CH_RX_MUX 109 123*4882a593Smuzhiyun #define SCLK_I2S0_8CH_TX_SRC 110 124*4882a593Smuzhiyun #define SCLK_I2S0_8CH_RX_SRC 111 125*4882a593Smuzhiyun #define SCLK_I2S1_8CH_TX_SRC 112 126*4882a593Smuzhiyun #define SCLK_I2S1_8CH_RX_SRC 113 127*4882a593Smuzhiyun #define SCLK_I2S2_8CH_TX_SRC 114 128*4882a593Smuzhiyun #define SCLK_I2S2_8CH_RX_SRC 115 129*4882a593Smuzhiyun #define SCLK_I2S3_8CH_TX_SRC 116 130*4882a593Smuzhiyun #define SCLK_I2S3_8CH_RX_SRC 117 131*4882a593Smuzhiyun #define SCLK_I2S0_2CH_SRC 118 132*4882a593Smuzhiyun #define SCLK_I2S1_2CH_SRC 119 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun /* dclk */ 135*4882a593Smuzhiyun #define DCLK_VOP 125 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun /* aclk */ 138*4882a593Smuzhiyun #define ACLK_BUS_SRC 130 139*4882a593Smuzhiyun #define ACLK_BUS 131 140*4882a593Smuzhiyun #define ACLK_PERI_SRC 132 141*4882a593Smuzhiyun #define ACLK_PERI 133 142*4882a593Smuzhiyun #define ACLK_MAC 134 143*4882a593Smuzhiyun #define ACLK_CRYPTO 135 144*4882a593Smuzhiyun #define ACLK_VOP 136 145*4882a593Smuzhiyun #define ACLK_GIC 137 146*4882a593Smuzhiyun #define ACLK_DMAC0 138 147*4882a593Smuzhiyun #define ACLK_DMAC1 139 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun /* hclk */ 150*4882a593Smuzhiyun #define HCLK_BUS 150 151*4882a593Smuzhiyun #define HCLK_PERI 151 152*4882a593Smuzhiyun #define HCLK_AUDIO 152 153*4882a593Smuzhiyun #define HCLK_NANDC 153 154*4882a593Smuzhiyun #define HCLK_SDMMC 154 155*4882a593Smuzhiyun #define HCLK_SDIO 155 156*4882a593Smuzhiyun #define HCLK_EMMC 156 157*4882a593Smuzhiyun #define HCLK_SFC 157 158*4882a593Smuzhiyun #define HCLK_OTG 158 159*4882a593Smuzhiyun #define HCLK_HOST 159 160*4882a593Smuzhiyun #define HCLK_HOST_ARB 160 161*4882a593Smuzhiyun #define HCLK_PDM 161 162*4882a593Smuzhiyun #define HCLK_SPDIFTX 162 163*4882a593Smuzhiyun #define HCLK_SPDIFRX 163 164*4882a593Smuzhiyun #define HCLK_I2S0_8CH 164 165*4882a593Smuzhiyun #define HCLK_I2S1_8CH 165 166*4882a593Smuzhiyun #define HCLK_I2S2_8CH 166 167*4882a593Smuzhiyun #define HCLK_I2S3_8CH 167 168*4882a593Smuzhiyun #define HCLK_I2S0_2CH 168 169*4882a593Smuzhiyun #define HCLK_I2S1_2CH 169 170*4882a593Smuzhiyun #define HCLK_VAD 170 171*4882a593Smuzhiyun #define HCLK_CRYPTO 171 172*4882a593Smuzhiyun #define HCLK_VOP 172 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun /* pclk */ 175*4882a593Smuzhiyun #define PCLK_BUS 190 176*4882a593Smuzhiyun #define PCLK_DDR 191 177*4882a593Smuzhiyun #define PCLK_PERI 192 178*4882a593Smuzhiyun #define PCLK_PMU 193 179*4882a593Smuzhiyun #define PCLK_AUDIO 194 180*4882a593Smuzhiyun #define PCLK_MAC 195 181*4882a593Smuzhiyun #define PCLK_ACODEC 196 182*4882a593Smuzhiyun #define PCLK_UART0 197 183*4882a593Smuzhiyun #define PCLK_UART1 198 184*4882a593Smuzhiyun #define PCLK_UART2 199 185*4882a593Smuzhiyun #define PCLK_UART3 200 186*4882a593Smuzhiyun #define PCLK_UART4 201 187*4882a593Smuzhiyun #define PCLK_I2C0 202 188*4882a593Smuzhiyun #define PCLK_I2C1 203 189*4882a593Smuzhiyun #define PCLK_I2C2 204 190*4882a593Smuzhiyun #define PCLK_I2C3 205 191*4882a593Smuzhiyun #define PCLK_PWM 206 192*4882a593Smuzhiyun #define PCLK_SPI0 207 193*4882a593Smuzhiyun #define PCLK_SPI1 208 194*4882a593Smuzhiyun #define PCLK_SPI2 209 195*4882a593Smuzhiyun #define PCLK_SARADC 210 196*4882a593Smuzhiyun #define PCLK_TSADC 211 197*4882a593Smuzhiyun #define PCLK_TIMER 212 198*4882a593Smuzhiyun #define PCLK_OTP_NS 213 199*4882a593Smuzhiyun #define PCLK_WDT 214 200*4882a593Smuzhiyun #define PCLK_GPIO0 215 201*4882a593Smuzhiyun #define PCLK_GPIO1 216 202*4882a593Smuzhiyun #define PCLK_GPIO2 217 203*4882a593Smuzhiyun #define PCLK_GPIO3 218 204*4882a593Smuzhiyun #define PCLK_GPIO4 219 205*4882a593Smuzhiyun #define PCLK_SGRF 220 206*4882a593Smuzhiyun #define PCLK_GRF 221 207*4882a593Smuzhiyun #define PCLK_USBSD_DET 222 208*4882a593Smuzhiyun #define PCLK_DDR_UPCTL 223 209*4882a593Smuzhiyun #define PCLK_DDR_MON 224 210*4882a593Smuzhiyun #define PCLK_DDRPHY 225 211*4882a593Smuzhiyun #define PCLK_DDR_STDBY 226 212*4882a593Smuzhiyun #define PCLK_USB_GRF 227 213*4882a593Smuzhiyun #define PCLK_CRU 228 214*4882a593Smuzhiyun #define PCLK_OTP_PHY 229 215*4882a593Smuzhiyun #define PCLK_CPU_BOOST 230 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun #define CLK_NR_CLKS (PCLK_CPU_BOOST + 1) 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun /* soft-reset indices */ 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun /* cru_softrst_con0 */ 222*4882a593Smuzhiyun #define SRST_CORE0_PO 0 223*4882a593Smuzhiyun #define SRST_CORE1_PO 1 224*4882a593Smuzhiyun #define SRST_CORE2_PO 2 225*4882a593Smuzhiyun #define SRST_CORE3_PO 3 226*4882a593Smuzhiyun #define SRST_CORE0 4 227*4882a593Smuzhiyun #define SRST_CORE1 5 228*4882a593Smuzhiyun #define SRST_CORE2 6 229*4882a593Smuzhiyun #define SRST_CORE3 7 230*4882a593Smuzhiyun #define SRST_CORE0_DBG 8 231*4882a593Smuzhiyun #define SRST_CORE1_DBG 9 232*4882a593Smuzhiyun #define SRST_CORE2_DBG 10 233*4882a593Smuzhiyun #define SRST_CORE3_DBG 11 234*4882a593Smuzhiyun #define SRST_TOPDBG 12 235*4882a593Smuzhiyun #define SRST_CORE_NOC 13 236*4882a593Smuzhiyun #define SRST_STRC_A 14 237*4882a593Smuzhiyun #define SRST_L2C 15 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun /* cru_softrst_con1 */ 240*4882a593Smuzhiyun #define SRST_DAP 16 241*4882a593Smuzhiyun #define SRST_CORE_PVTM 17 242*4882a593Smuzhiyun #define SRST_CORE_PRF 18 243*4882a593Smuzhiyun #define SRST_CORE_GRF 19 244*4882a593Smuzhiyun #define SRST_DDRUPCTL 20 245*4882a593Smuzhiyun #define SRST_DDRUPCTL_P 22 246*4882a593Smuzhiyun #define SRST_MSCH 23 247*4882a593Smuzhiyun #define SRST_DDRMON_P 25 248*4882a593Smuzhiyun #define SRST_DDRSTDBY_P 26 249*4882a593Smuzhiyun #define SRST_DDRSTDBY 27 250*4882a593Smuzhiyun #define SRST_DDRPHY 28 251*4882a593Smuzhiyun #define SRST_DDRPHY_DIV 29 252*4882a593Smuzhiyun #define SRST_DDRPHY_P 30 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun /* cru_softrst_con2 */ 255*4882a593Smuzhiyun #define SRST_BUS_NIU_H 32 256*4882a593Smuzhiyun #define SRST_USB_NIU_P 33 257*4882a593Smuzhiyun #define SRST_CRYPTO_A 34 258*4882a593Smuzhiyun #define SRST_CRYPTO_H 35 259*4882a593Smuzhiyun #define SRST_CRYPTO 36 260*4882a593Smuzhiyun #define SRST_CRYPTO_APK 37 261*4882a593Smuzhiyun #define SRST_VOP_A 38 262*4882a593Smuzhiyun #define SRST_VOP_H 39 263*4882a593Smuzhiyun #define SRST_VOP_D 40 264*4882a593Smuzhiyun #define SRST_INTMEM_A 41 265*4882a593Smuzhiyun #define SRST_ROM_H 42 266*4882a593Smuzhiyun #define SRST_GIC_A 43 267*4882a593Smuzhiyun #define SRST_UART0_P 44 268*4882a593Smuzhiyun #define SRST_UART0 45 269*4882a593Smuzhiyun #define SRST_UART1_P 46 270*4882a593Smuzhiyun #define SRST_UART1 47 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun /* cru_softrst_con3 */ 273*4882a593Smuzhiyun #define SRST_UART2_P 48 274*4882a593Smuzhiyun #define SRST_UART2 49 275*4882a593Smuzhiyun #define SRST_UART3_P 50 276*4882a593Smuzhiyun #define SRST_UART3 51 277*4882a593Smuzhiyun #define SRST_UART4_P 52 278*4882a593Smuzhiyun #define SRST_UART4 53 279*4882a593Smuzhiyun #define SRST_I2C0_P 54 280*4882a593Smuzhiyun #define SRST_I2C0 55 281*4882a593Smuzhiyun #define SRST_I2C1_P 56 282*4882a593Smuzhiyun #define SRST_I2C1 57 283*4882a593Smuzhiyun #define SRST_I2C2_P 58 284*4882a593Smuzhiyun #define SRST_I2C2 59 285*4882a593Smuzhiyun #define SRST_I2C3_P 60 286*4882a593Smuzhiyun #define SRST_I2C3 61 287*4882a593Smuzhiyun #define SRST_PWM_P 62 288*4882a593Smuzhiyun #define SRST_PWM 63 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun /* cru_softrst_con4 */ 291*4882a593Smuzhiyun #define SRST_SPI0_P 64 292*4882a593Smuzhiyun #define SRST_SPI0 65 293*4882a593Smuzhiyun #define SRST_SPI1_P 66 294*4882a593Smuzhiyun #define SRST_SPI1 67 295*4882a593Smuzhiyun #define SRST_SPI2_P 68 296*4882a593Smuzhiyun #define SRST_SPI2 69 297*4882a593Smuzhiyun #define SRST_SARADC_P 70 298*4882a593Smuzhiyun #define SRST_TSADC_P 71 299*4882a593Smuzhiyun #define SRST_TSADC 72 300*4882a593Smuzhiyun #define SRST_TIMER0_P 73 301*4882a593Smuzhiyun #define SRST_TIMER0 74 302*4882a593Smuzhiyun #define SRST_TIMER1 75 303*4882a593Smuzhiyun #define SRST_TIMER2 76 304*4882a593Smuzhiyun #define SRST_TIMER3 77 305*4882a593Smuzhiyun #define SRST_TIMER4 78 306*4882a593Smuzhiyun #define SRST_TIMER5 79 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun /* cru_softrst_con5 */ 309*4882a593Smuzhiyun #define SRST_OTP_NS_P 80 310*4882a593Smuzhiyun #define SRST_OTP_NS_SBPI 81 311*4882a593Smuzhiyun #define SRST_OTP_NS_USR 82 312*4882a593Smuzhiyun #define SRST_OTP_PHY_P 83 313*4882a593Smuzhiyun #define SRST_OTP_PHY 84 314*4882a593Smuzhiyun #define SRST_GPIO0_P 86 315*4882a593Smuzhiyun #define SRST_GPIO1_P 87 316*4882a593Smuzhiyun #define SRST_GPIO2_P 88 317*4882a593Smuzhiyun #define SRST_GPIO3_P 89 318*4882a593Smuzhiyun #define SRST_GPIO4_P 90 319*4882a593Smuzhiyun #define SRST_GRF_P 91 320*4882a593Smuzhiyun #define SRST_USBSD_DET_P 92 321*4882a593Smuzhiyun #define SRST_PMU 93 322*4882a593Smuzhiyun #define SRST_PMU_PVTM 94 323*4882a593Smuzhiyun #define SRST_USB_GRF_P 95 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun /* cru_softrst_con6 */ 326*4882a593Smuzhiyun #define SRST_CPU_BOOST 96 327*4882a593Smuzhiyun #define SRST_CPU_BOOST_P 97 328*4882a593Smuzhiyun #define SRST_PERI_NIU_A 104 329*4882a593Smuzhiyun #define SRST_PERI_NIU_H 105 330*4882a593Smuzhiyun #define SRST_PERI_NIU_p 106 331*4882a593Smuzhiyun #define SRST_USB2OTG_H 107 332*4882a593Smuzhiyun #define SRST_USB2OTG 108 333*4882a593Smuzhiyun #define SRST_USB2OTG_ADP 109 334*4882a593Smuzhiyun #define SRST_USB2HOST_H 110 335*4882a593Smuzhiyun #define SRST_USB2HOST_ARB_H 111 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun /* cru_softrst_con7 */ 338*4882a593Smuzhiyun #define SRST_USB2HOST_AUX_H 112 339*4882a593Smuzhiyun #define SRST_USB2HOST_EHCI 113 340*4882a593Smuzhiyun #define SRST_USB2HOST 114 341*4882a593Smuzhiyun #define SRST_USBPHYPOR 115 342*4882a593Smuzhiyun #define SRST_UTMI0 116 343*4882a593Smuzhiyun #define SRST_UTMI1 117 344*4882a593Smuzhiyun #define SRST_SDIO_H 118 345*4882a593Smuzhiyun #define SRST_EMMC_H 119 346*4882a593Smuzhiyun #define SRST_SFC_H 120 347*4882a593Smuzhiyun #define SRST_SFC 121 348*4882a593Smuzhiyun #define SRST_SD_H 122 349*4882a593Smuzhiyun #define SRST_NANDC_H 123 350*4882a593Smuzhiyun #define SRST_NANDC_N 124 351*4882a593Smuzhiyun #define SRST_MAC_A 125 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun /* cru_softrst_con8 */ 354*4882a593Smuzhiyun #define SRST_AUDIO_NIU_H 128 355*4882a593Smuzhiyun #define SRST_AUDIO_NIU_P 129 356*4882a593Smuzhiyun #define SRST_PDM_H 130 357*4882a593Smuzhiyun #define SRST_PDM_M 131 358*4882a593Smuzhiyun #define SRST_SPDIFTX_H 132 359*4882a593Smuzhiyun #define SRST_SPDIFTX_M 133 360*4882a593Smuzhiyun #define SRST_SPDIFRX_H 134 361*4882a593Smuzhiyun #define SRST_SPDIFRX_M 135 362*4882a593Smuzhiyun #define SRST_I2S0_8CH_H 136 363*4882a593Smuzhiyun #define SRST_I2S0_8CH_TX_M 137 364*4882a593Smuzhiyun #define SRST_I2S0_8CH_RX_M 138 365*4882a593Smuzhiyun #define SRST_I2S1_8CH_H 139 366*4882a593Smuzhiyun #define SRST_I2S1_8CH_TX_M 140 367*4882a593Smuzhiyun #define SRST_I2S1_8CH_RX_M 141 368*4882a593Smuzhiyun #define SRST_I2S2_8CH_H 142 369*4882a593Smuzhiyun #define SRST_I2S2_8CH_TX_M 143 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun /* cru_softrst_con9 */ 372*4882a593Smuzhiyun #define SRST_I2S2_8CH_RX_M 144 373*4882a593Smuzhiyun #define SRST_I2S3_8CH_H 145 374*4882a593Smuzhiyun #define SRST_I2S3_8CH_TX_M 146 375*4882a593Smuzhiyun #define SRST_I2S3_8CH_RX_M 147 376*4882a593Smuzhiyun #define SRST_I2S0_2CH_H 148 377*4882a593Smuzhiyun #define SRST_I2S0_2CH_M 149 378*4882a593Smuzhiyun #define SRST_I2S1_2CH_H 150 379*4882a593Smuzhiyun #define SRST_I2S1_2CH_M 151 380*4882a593Smuzhiyun #define SRST_VAD_H 152 381*4882a593Smuzhiyun #define SRST_ACODEC_P 153 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun #endif 384