1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2017 Rockchip Electronics Co., Ltd 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3128_H 8*4882a593Smuzhiyun #define _DT_BINDINGS_CLK_ROCKCHIP_RK3128_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun /* core clocks */ 11*4882a593Smuzhiyun #define PLL_APLL 1 12*4882a593Smuzhiyun #define PLL_DPLL 2 13*4882a593Smuzhiyun #define PLL_CPLL 3 14*4882a593Smuzhiyun #define PLL_GPLL 4 15*4882a593Smuzhiyun #define ARMCLK 5 16*4882a593Smuzhiyun #define PLL_GPLL_DIV2 6 17*4882a593Smuzhiyun #define PLL_GPLL_DIV3 7 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun /* sclk gates (special clocks) */ 20*4882a593Smuzhiyun #define SCLK_SPI0 65 21*4882a593Smuzhiyun #define SCLK_NANDC 67 22*4882a593Smuzhiyun #define SCLK_SDMMC 68 23*4882a593Smuzhiyun #define SCLK_SDIO 69 24*4882a593Smuzhiyun #define SCLK_EMMC 71 25*4882a593Smuzhiyun #define SCLK_UART0 77 26*4882a593Smuzhiyun #define SCLK_UART1 78 27*4882a593Smuzhiyun #define SCLK_UART2 79 28*4882a593Smuzhiyun #define SCLK_I2S0 80 29*4882a593Smuzhiyun #define SCLK_I2S1 81 30*4882a593Smuzhiyun #define SCLK_SPDIF 83 31*4882a593Smuzhiyun #define SCLK_TIMER0 85 32*4882a593Smuzhiyun #define SCLK_TIMER1 86 33*4882a593Smuzhiyun #define SCLK_TIMER2 87 34*4882a593Smuzhiyun #define SCLK_TIMER3 88 35*4882a593Smuzhiyun #define SCLK_TIMER4 89 36*4882a593Smuzhiyun #define SCLK_TIMER5 90 37*4882a593Smuzhiyun #define SCLK_SARADC 91 38*4882a593Smuzhiyun #define SCLK_I2S_OUT 113 39*4882a593Smuzhiyun #define SCLK_SDMMC_DRV 114 40*4882a593Smuzhiyun #define SCLK_SDIO_DRV 115 41*4882a593Smuzhiyun #define SCLK_EMMC_DRV 117 42*4882a593Smuzhiyun #define SCLK_SDMMC_SAMPLE 118 43*4882a593Smuzhiyun #define SCLK_SDIO_SAMPLE 119 44*4882a593Smuzhiyun #define SCLK_EMMC_SAMPLE 121 45*4882a593Smuzhiyun #define SCLK_VOP 122 46*4882a593Smuzhiyun #define SCLK_MAC_SRC 124 47*4882a593Smuzhiyun #define SCLK_MAC 126 48*4882a593Smuzhiyun #define SCLK_MAC_REFOUT 127 49*4882a593Smuzhiyun #define SCLK_MAC_REF 128 50*4882a593Smuzhiyun #define SCLK_MAC_RX 129 51*4882a593Smuzhiyun #define SCLK_MAC_TX 130 52*4882a593Smuzhiyun #define SCLK_HEVC_CORE 134 53*4882a593Smuzhiyun #define SCLK_RGA 135 54*4882a593Smuzhiyun #define SCLK_CRYPTO 138 55*4882a593Smuzhiyun #define SCLK_TSP 139 56*4882a593Smuzhiyun #define SCLK_OTGPHY0 142 57*4882a593Smuzhiyun #define SCLK_OTGPHY1 143 58*4882a593Smuzhiyun #define SCLK_DDRC 144 59*4882a593Smuzhiyun #define SCLK_PVTM_FUNC 145 60*4882a593Smuzhiyun #define SCLK_PVTM_CORE 146 61*4882a593Smuzhiyun #define SCLK_PVTM_GPU 147 62*4882a593Smuzhiyun #define SCLK_MIPI_24M 148 63*4882a593Smuzhiyun #define SCLK_PVTM 149 64*4882a593Smuzhiyun #define SCLK_CIF_SRC 150 65*4882a593Smuzhiyun #define SCLK_CIF_OUT_SRC 151 66*4882a593Smuzhiyun #define SCLK_CIF_OUT 152 67*4882a593Smuzhiyun #define SCLK_SFC 153 68*4882a593Smuzhiyun #define SCLK_USB480M 154 69*4882a593Smuzhiyun #define SCLK_HSADC_TSP 155 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun /* dclk gates */ 72*4882a593Smuzhiyun #define DCLK_VOP 190 73*4882a593Smuzhiyun #define DCLK_EBC 191 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun /* aclk gates */ 76*4882a593Smuzhiyun #define ACLK_VIO0 192 77*4882a593Smuzhiyun #define ACLK_VIO1 193 78*4882a593Smuzhiyun #define ACLK_DMAC 194 79*4882a593Smuzhiyun #define ACLK_CPU 195 80*4882a593Smuzhiyun #define ACLK_VEPU 196 81*4882a593Smuzhiyun #define ACLK_VDPU 197 82*4882a593Smuzhiyun #define ACLK_CIF 198 83*4882a593Smuzhiyun #define ACLK_IEP 199 84*4882a593Smuzhiyun #define ACLK_LCDC0 204 85*4882a593Smuzhiyun #define ACLK_RGA 205 86*4882a593Smuzhiyun #define ACLK_PERI 210 87*4882a593Smuzhiyun #define ACLK_VOP 211 88*4882a593Smuzhiyun #define ACLK_GMAC 212 89*4882a593Smuzhiyun #define ACLK_GPU 213 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /* pclk gates */ 92*4882a593Smuzhiyun #define PCLK_SARADC 318 93*4882a593Smuzhiyun #define PCLK_WDT 319 94*4882a593Smuzhiyun #define PCLK_GPIO0 320 95*4882a593Smuzhiyun #define PCLK_GPIO1 321 96*4882a593Smuzhiyun #define PCLK_GPIO2 322 97*4882a593Smuzhiyun #define PCLK_GPIO3 323 98*4882a593Smuzhiyun #define PCLK_VIO_H2P 324 99*4882a593Smuzhiyun #define PCLK_MIPI 325 100*4882a593Smuzhiyun #define PCLK_EFUSE 326 101*4882a593Smuzhiyun #define PCLK_HDMI 327 102*4882a593Smuzhiyun #define PCLK_ACODEC 328 103*4882a593Smuzhiyun #define PCLK_GRF 329 104*4882a593Smuzhiyun #define PCLK_I2C0 332 105*4882a593Smuzhiyun #define PCLK_I2C1 333 106*4882a593Smuzhiyun #define PCLK_I2C2 334 107*4882a593Smuzhiyun #define PCLK_I2C3 335 108*4882a593Smuzhiyun #define PCLK_SPI0 338 109*4882a593Smuzhiyun #define PCLK_UART0 341 110*4882a593Smuzhiyun #define PCLK_UART1 342 111*4882a593Smuzhiyun #define PCLK_UART2 343 112*4882a593Smuzhiyun #define PCLK_TSADC 344 113*4882a593Smuzhiyun #define PCLK_PWM 350 114*4882a593Smuzhiyun #define PCLK_TIMER 353 115*4882a593Smuzhiyun #define PCLK_CPU 354 116*4882a593Smuzhiyun #define PCLK_PERI 363 117*4882a593Smuzhiyun #define PCLK_GMAC 367 118*4882a593Smuzhiyun #define PCLK_PMU_PRE 368 119*4882a593Smuzhiyun #define PCLK_SIM_CARD 369 120*4882a593Smuzhiyun #define PCLK_MIPIPHY 370 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun /* hclk gates */ 123*4882a593Smuzhiyun #define HCLK_SFC 439 124*4882a593Smuzhiyun #define HCLK_SPDIF 440 125*4882a593Smuzhiyun #define HCLK_GPS 441 126*4882a593Smuzhiyun #define HCLK_USBHOST 442 127*4882a593Smuzhiyun #define HCLK_I2S_8CH 443 128*4882a593Smuzhiyun #define HCLK_I2S_2CH 444 129*4882a593Smuzhiyun #define HCLK_VOP 452 130*4882a593Smuzhiyun #define HCLK_NANDC 453 131*4882a593Smuzhiyun #define HCLK_SDMMC 456 132*4882a593Smuzhiyun #define HCLK_SDIO 457 133*4882a593Smuzhiyun #define HCLK_EMMC 459 134*4882a593Smuzhiyun #define HCLK_CPU 460 135*4882a593Smuzhiyun #define HCLK_VEPU 461 136*4882a593Smuzhiyun #define HCLK_VDPU 462 137*4882a593Smuzhiyun #define HCLK_LCDC0 463 138*4882a593Smuzhiyun #define HCLK_EBC 465 139*4882a593Smuzhiyun #define HCLK_VIO 466 140*4882a593Smuzhiyun #define HCLK_RGA 467 141*4882a593Smuzhiyun #define HCLK_IEP 468 142*4882a593Smuzhiyun #define HCLK_VIO_H2P 469 143*4882a593Smuzhiyun #define HCLK_CIF 470 144*4882a593Smuzhiyun #define HCLK_HOST2 473 145*4882a593Smuzhiyun #define HCLK_OTG 474 146*4882a593Smuzhiyun #define HCLK_TSP 475 147*4882a593Smuzhiyun #define HCLK_CRYPTO 476 148*4882a593Smuzhiyun #define HCLK_PERI 478 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define CLK_NR_CLKS (HCLK_PERI + 1) 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun /* soft-reset indices */ 153*4882a593Smuzhiyun #define SRST_CORE0_PO 0 154*4882a593Smuzhiyun #define SRST_CORE1_PO 1 155*4882a593Smuzhiyun #define SRST_CORE2_PO 2 156*4882a593Smuzhiyun #define SRST_CORE3_PO 3 157*4882a593Smuzhiyun #define SRST_CORE0 4 158*4882a593Smuzhiyun #define SRST_CORE1 5 159*4882a593Smuzhiyun #define SRST_CORE2 6 160*4882a593Smuzhiyun #define SRST_CORE3 7 161*4882a593Smuzhiyun #define SRST_CORE0_DBG 8 162*4882a593Smuzhiyun #define SRST_CORE1_DBG 9 163*4882a593Smuzhiyun #define SRST_CORE2_DBG 10 164*4882a593Smuzhiyun #define SRST_CORE3_DBG 11 165*4882a593Smuzhiyun #define SRST_TOPDBG 12 166*4882a593Smuzhiyun #define SRST_ACLK_CORE 13 167*4882a593Smuzhiyun #define SRST_STRC_SYS_A 14 168*4882a593Smuzhiyun #define SRST_L2C 15 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun #define SRST_CPUSYS_H 18 171*4882a593Smuzhiyun #define SRST_AHB2APBSYS_H 19 172*4882a593Smuzhiyun #define SRST_SPDIF 20 173*4882a593Smuzhiyun #define SRST_INTMEM 21 174*4882a593Smuzhiyun #define SRST_ROM 22 175*4882a593Smuzhiyun #define SRST_PERI_NIU 23 176*4882a593Smuzhiyun #define SRST_I2S_2CH 24 177*4882a593Smuzhiyun #define SRST_I2S_8CH 25 178*4882a593Smuzhiyun #define SRST_GPU_PVTM 26 179*4882a593Smuzhiyun #define SRST_FUNC_PVTM 27 180*4882a593Smuzhiyun #define SRST_CORE_PVTM 29 181*4882a593Smuzhiyun #define SRST_EFUSE_P 30 182*4882a593Smuzhiyun #define SRST_ACODEC_P 31 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun #define SRST_GPIO0 32 185*4882a593Smuzhiyun #define SRST_GPIO1 33 186*4882a593Smuzhiyun #define SRST_GPIO2 34 187*4882a593Smuzhiyun #define SRST_GPIO3 35 188*4882a593Smuzhiyun #define SRST_MIPIPHY_P 36 189*4882a593Smuzhiyun #define SRST_UART0 39 190*4882a593Smuzhiyun #define SRST_UART1 40 191*4882a593Smuzhiyun #define SRST_UART2 41 192*4882a593Smuzhiyun #define SRST_I2C0 43 193*4882a593Smuzhiyun #define SRST_I2C1 44 194*4882a593Smuzhiyun #define SRST_I2C2 45 195*4882a593Smuzhiyun #define SRST_I2C3 46 196*4882a593Smuzhiyun #define SRST_SFC 47 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun #define SRST_PWM 48 199*4882a593Smuzhiyun #define SRST_DAP_PO 50 200*4882a593Smuzhiyun #define SRST_DAP 51 201*4882a593Smuzhiyun #define SRST_DAP_SYS 52 202*4882a593Smuzhiyun #define SRST_CRYPTO 53 203*4882a593Smuzhiyun #define SRST_GRF 55 204*4882a593Smuzhiyun #define SRST_GMAC 56 205*4882a593Smuzhiyun #define SRST_PERIPH_SYS_A 57 206*4882a593Smuzhiyun #define SRST_PERIPH_SYS_H 58 207*4882a593Smuzhiyun #define SRST_PERIPH_SYS_P 59 208*4882a593Smuzhiyun #define SRST_SMART_CARD 60 209*4882a593Smuzhiyun #define SRST_CPU_PERI 61 210*4882a593Smuzhiyun #define SRST_EMEM_PERI 62 211*4882a593Smuzhiyun #define SRST_USB_PERI 63 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #define SRST_DMA 64 214*4882a593Smuzhiyun #define SRST_GPS 67 215*4882a593Smuzhiyun #define SRST_NANDC 68 216*4882a593Smuzhiyun #define SRST_USBOTG0 69 217*4882a593Smuzhiyun #define SRST_OTGC0 71 218*4882a593Smuzhiyun #define SRST_USBOTG1 72 219*4882a593Smuzhiyun #define SRST_OTGC1 74 220*4882a593Smuzhiyun #define SRST_DDRMSCH 79 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun #define SRST_SDMMC 81 223*4882a593Smuzhiyun #define SRST_SDIO 82 224*4882a593Smuzhiyun #define SRST_EMMC 83 225*4882a593Smuzhiyun #define SRST_SPI 84 226*4882a593Smuzhiyun #define SRST_WDT 86 227*4882a593Smuzhiyun #define SRST_SARADC 87 228*4882a593Smuzhiyun #define SRST_DDRPHY 88 229*4882a593Smuzhiyun #define SRST_DDRPHY_P 89 230*4882a593Smuzhiyun #define SRST_DDRCTRL 90 231*4882a593Smuzhiyun #define SRST_DDRCTRL_P 91 232*4882a593Smuzhiyun #define SRST_TSP 92 233*4882a593Smuzhiyun #define SRST_TSP_CLKIN 93 234*4882a593Smuzhiyun #define SRST_HOST0_ECHI 94 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun #define SRST_HDMI_P 96 237*4882a593Smuzhiyun #define SRST_VIO_ARBI_H 97 238*4882a593Smuzhiyun #define SRST_VIO0_A 98 239*4882a593Smuzhiyun #define SRST_VIO_BUS_H 99 240*4882a593Smuzhiyun #define SRST_VOP_A 100 241*4882a593Smuzhiyun #define SRST_VOP_H 101 242*4882a593Smuzhiyun #define SRST_VOP_D 102 243*4882a593Smuzhiyun #define SRST_UTMI0 103 244*4882a593Smuzhiyun #define SRST_UTMI1 104 245*4882a593Smuzhiyun #define SRST_USBPOR 105 246*4882a593Smuzhiyun #define SRST_IEP_A 106 247*4882a593Smuzhiyun #define SRST_IEP_H 107 248*4882a593Smuzhiyun #define SRST_RGA_A 108 249*4882a593Smuzhiyun #define SRST_RGA_H 109 250*4882a593Smuzhiyun #define SRST_CIF0 110 251*4882a593Smuzhiyun #define SRST_PMU 111 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun #define SRST_VCODEC_A 112 254*4882a593Smuzhiyun #define SRST_VCODEC_H 113 255*4882a593Smuzhiyun #define SRST_VIO1_A 114 256*4882a593Smuzhiyun #define SRST_HEVC_CORE 115 257*4882a593Smuzhiyun #define SRST_VCODEC_NIU_A 116 258*4882a593Smuzhiyun #define SRST_PMU_NIU_P 117 259*4882a593Smuzhiyun #define SRST_LCDC0_S 119 260*4882a593Smuzhiyun #define SRST_GPU 120 261*4882a593Smuzhiyun #define SRST_GPU_NIU_A 122 262*4882a593Smuzhiyun #define SRST_EBC_A 123 263*4882a593Smuzhiyun #define SRST_EBC_H 124 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun #define SRST_CORE_DBG 128 266*4882a593Smuzhiyun #define SRST_DBG_P 129 267*4882a593Smuzhiyun #define SRST_TIMER0 130 268*4882a593Smuzhiyun #define SRST_TIMER1 131 269*4882a593Smuzhiyun #define SRST_TIMER2 132 270*4882a593Smuzhiyun #define SRST_TIMER3 133 271*4882a593Smuzhiyun #define SRST_TIMER4 134 272*4882a593Smuzhiyun #define SRST_TIMER5 135 273*4882a593Smuzhiyun #define SRST_VIO_H2P 136 274*4882a593Smuzhiyun #define SRST_VIO_MIPI_DSI 137 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun #endif 277