1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright © 2008 Keith Packard
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Permission to use, copy, modify, distribute, and sell this software and its
6*4882a593Smuzhiyun * documentation for any purpose is hereby granted without fee, provided that
7*4882a593Smuzhiyun * the above copyright notice appear in all copies and that both that copyright
8*4882a593Smuzhiyun * notice and this permission notice appear in supporting documentation, and
9*4882a593Smuzhiyun * that the name of the copyright holders not be used in advertising or
10*4882a593Smuzhiyun * publicity pertaining to distribution of the software without specific,
11*4882a593Smuzhiyun * written prior permission. The copyright holders make no representations
12*4882a593Smuzhiyun * about the suitability of this software for any purpose. It is provided "as
13*4882a593Smuzhiyun * is" without express or implied warranty.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
16*4882a593Smuzhiyun * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
17*4882a593Smuzhiyun * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
18*4882a593Smuzhiyun * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
19*4882a593Smuzhiyun * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
20*4882a593Smuzhiyun * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
21*4882a593Smuzhiyun * OF THIS SOFTWARE.
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #ifndef _DRM_DP_HELPER_H_
25*4882a593Smuzhiyun #define _DRM_DP_HELPER_H_
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include <edid.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun * Unless otherwise noted, all values are from the DP 1.1a spec. Note that
31*4882a593Smuzhiyun * DP and DPCD versions are independent. Differences from 1.0 are not noted,
32*4882a593Smuzhiyun * 1.0 devices basically don't exist in the wild.
33*4882a593Smuzhiyun *
34*4882a593Smuzhiyun * Abbreviations, in chronological order:
35*4882a593Smuzhiyun *
36*4882a593Smuzhiyun * eDP: Embedded DisplayPort version 1
37*4882a593Smuzhiyun * DPI: DisplayPort Interoperability Guideline v1.1a
38*4882a593Smuzhiyun * 1.2: DisplayPort 1.2
39*4882a593Smuzhiyun * MST: Multistream Transport - part of DP 1.2a
40*4882a593Smuzhiyun *
41*4882a593Smuzhiyun * 1.2 formally includes both eDP and DPI definitions.
42*4882a593Smuzhiyun */
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* MSA (Main Stream Attribute) MISC bits (as MISC1<<8|MISC0) */
45*4882a593Smuzhiyun #define DP_MSA_MISC_SYNC_CLOCK (1 << 0)
46*4882a593Smuzhiyun #define DP_MSA_MISC_INTERLACE_VTOTAL_EVEN (1 << 8)
47*4882a593Smuzhiyun #define DP_MSA_MISC_STEREO_NO_3D (0 << 9)
48*4882a593Smuzhiyun #define DP_MSA_MISC_STEREO_PROG_RIGHT_EYE (1 << 9)
49*4882a593Smuzhiyun #define DP_MSA_MISC_STEREO_PROG_LEFT_EYE (3 << 9)
50*4882a593Smuzhiyun /* bits per component for non-RAW */
51*4882a593Smuzhiyun #define DP_MSA_MISC_6_BPC (0 << 5)
52*4882a593Smuzhiyun #define DP_MSA_MISC_8_BPC (1 << 5)
53*4882a593Smuzhiyun #define DP_MSA_MISC_10_BPC (2 << 5)
54*4882a593Smuzhiyun #define DP_MSA_MISC_12_BPC (3 << 5)
55*4882a593Smuzhiyun #define DP_MSA_MISC_16_BPC (4 << 5)
56*4882a593Smuzhiyun /* bits per component for RAW */
57*4882a593Smuzhiyun #define DP_MSA_MISC_RAW_6_BPC (1 << 5)
58*4882a593Smuzhiyun #define DP_MSA_MISC_RAW_7_BPC (2 << 5)
59*4882a593Smuzhiyun #define DP_MSA_MISC_RAW_8_BPC (3 << 5)
60*4882a593Smuzhiyun #define DP_MSA_MISC_RAW_10_BPC (4 << 5)
61*4882a593Smuzhiyun #define DP_MSA_MISC_RAW_12_BPC (5 << 5)
62*4882a593Smuzhiyun #define DP_MSA_MISC_RAW_14_BPC (6 << 5)
63*4882a593Smuzhiyun #define DP_MSA_MISC_RAW_16_BPC (7 << 5)
64*4882a593Smuzhiyun /* pixel encoding/colorimetry format */
65*4882a593Smuzhiyun #define _DP_MSA_MISC_COLOR(misc1_7, misc0_21, misc0_3, misc0_4) \
66*4882a593Smuzhiyun ((misc1_7) << 15 | (misc0_4) << 4 | (misc0_3) << 3 | ((misc0_21) << 1))
67*4882a593Smuzhiyun #define DP_MSA_MISC_COLOR_RGB _DP_MSA_MISC_COLOR(0, 0, 0, 0)
68*4882a593Smuzhiyun #define DP_MSA_MISC_COLOR_CEA_RGB _DP_MSA_MISC_COLOR(0, 0, 1, 0)
69*4882a593Smuzhiyun #define DP_MSA_MISC_COLOR_RGB_WIDE_FIXED _DP_MSA_MISC_COLOR(0, 3, 0, 0)
70*4882a593Smuzhiyun #define DP_MSA_MISC_COLOR_RGB_WIDE_FLOAT _DP_MSA_MISC_COLOR(0, 3, 0, 1)
71*4882a593Smuzhiyun #define DP_MSA_MISC_COLOR_Y_ONLY _DP_MSA_MISC_COLOR(1, 0, 0, 0)
72*4882a593Smuzhiyun #define DP_MSA_MISC_COLOR_RAW _DP_MSA_MISC_COLOR(1, 1, 0, 0)
73*4882a593Smuzhiyun #define DP_MSA_MISC_COLOR_YCBCR_422_BT601 _DP_MSA_MISC_COLOR(0, 1, 1, 0)
74*4882a593Smuzhiyun #define DP_MSA_MISC_COLOR_YCBCR_422_BT709 _DP_MSA_MISC_COLOR(0, 1, 1, 1)
75*4882a593Smuzhiyun #define DP_MSA_MISC_COLOR_YCBCR_444_BT601 _DP_MSA_MISC_COLOR(0, 2, 1, 0)
76*4882a593Smuzhiyun #define DP_MSA_MISC_COLOR_YCBCR_444_BT709 _DP_MSA_MISC_COLOR(0, 2, 1, 1)
77*4882a593Smuzhiyun #define DP_MSA_MISC_COLOR_XVYCC_422_BT601 _DP_MSA_MISC_COLOR(0, 1, 0, 0)
78*4882a593Smuzhiyun #define DP_MSA_MISC_COLOR_XVYCC_422_BT709 _DP_MSA_MISC_COLOR(0, 1, 0, 1)
79*4882a593Smuzhiyun #define DP_MSA_MISC_COLOR_XVYCC_444_BT601 _DP_MSA_MISC_COLOR(0, 2, 0, 0)
80*4882a593Smuzhiyun #define DP_MSA_MISC_COLOR_XVYCC_444_BT709 _DP_MSA_MISC_COLOR(0, 2, 0, 1)
81*4882a593Smuzhiyun #define DP_MSA_MISC_COLOR_OPRGB _DP_MSA_MISC_COLOR(0, 0, 1, 1)
82*4882a593Smuzhiyun #define DP_MSA_MISC_COLOR_DCI_P3 _DP_MSA_MISC_COLOR(0, 3, 1, 0)
83*4882a593Smuzhiyun #define DP_MSA_MISC_COLOR_COLOR_PROFILE _DP_MSA_MISC_COLOR(0, 3, 1, 1)
84*4882a593Smuzhiyun #define DP_MSA_MISC_COLOR_VSC_SDP (1 << 14)
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define DP_AUX_MAX_PAYLOAD_BYTES 16
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define DP_AUX_I2C_WRITE 0x0
89*4882a593Smuzhiyun #define DP_AUX_I2C_READ 0x1
90*4882a593Smuzhiyun #define DP_AUX_I2C_WRITE_STATUS_UPDATE 0x2
91*4882a593Smuzhiyun #define DP_AUX_I2C_MOT 0x4
92*4882a593Smuzhiyun #define DP_AUX_NATIVE_WRITE 0x8
93*4882a593Smuzhiyun #define DP_AUX_NATIVE_READ 0x9
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define DP_AUX_NATIVE_REPLY_ACK (0x0 << 0)
96*4882a593Smuzhiyun #define DP_AUX_NATIVE_REPLY_NACK (0x1 << 0)
97*4882a593Smuzhiyun #define DP_AUX_NATIVE_REPLY_DEFER (0x2 << 0)
98*4882a593Smuzhiyun #define DP_AUX_NATIVE_REPLY_MASK (0x3 << 0)
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define DP_AUX_I2C_REPLY_ACK (0x0 << 2)
101*4882a593Smuzhiyun #define DP_AUX_I2C_REPLY_NACK (0x1 << 2)
102*4882a593Smuzhiyun #define DP_AUX_I2C_REPLY_DEFER (0x2 << 2)
103*4882a593Smuzhiyun #define DP_AUX_I2C_REPLY_MASK (0x3 << 2)
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* AUX CH addresses */
106*4882a593Smuzhiyun /* DPCD */
107*4882a593Smuzhiyun #define DP_DPCD_REV 0x000
108*4882a593Smuzhiyun # define DP_DPCD_REV_10 0x10
109*4882a593Smuzhiyun # define DP_DPCD_REV_11 0x11
110*4882a593Smuzhiyun # define DP_DPCD_REV_12 0x12
111*4882a593Smuzhiyun # define DP_DPCD_REV_13 0x13
112*4882a593Smuzhiyun # define DP_DPCD_REV_14 0x14
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #define DP_MAX_LINK_RATE 0x001
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define DP_MAX_LANE_COUNT 0x002
117*4882a593Smuzhiyun # define DP_MAX_LANE_COUNT_MASK 0x1f
118*4882a593Smuzhiyun # define DP_TPS3_SUPPORTED (1 << 6) /* 1.2 */
119*4882a593Smuzhiyun # define DP_ENHANCED_FRAME_CAP (1 << 7)
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun #define DP_MAX_DOWNSPREAD 0x003
122*4882a593Smuzhiyun # define DP_MAX_DOWNSPREAD_0_5 (1 << 0)
123*4882a593Smuzhiyun # define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6)
124*4882a593Smuzhiyun # define DP_TPS4_SUPPORTED (1 << 7)
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define DP_NORP 0x004
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define DP_DOWNSTREAMPORT_PRESENT 0x005
129*4882a593Smuzhiyun # define DP_DWN_STRM_PORT_PRESENT (1 << 0)
130*4882a593Smuzhiyun # define DP_DWN_STRM_PORT_TYPE_MASK 0x06
131*4882a593Smuzhiyun # define DP_DWN_STRM_PORT_TYPE_DP (0 << 1)
132*4882a593Smuzhiyun # define DP_DWN_STRM_PORT_TYPE_ANALOG (1 << 1)
133*4882a593Smuzhiyun # define DP_DWN_STRM_PORT_TYPE_TMDS (2 << 1)
134*4882a593Smuzhiyun # define DP_DWN_STRM_PORT_TYPE_OTHER (3 << 1)
135*4882a593Smuzhiyun # define DP_FORMAT_CONVERSION (1 << 3)
136*4882a593Smuzhiyun # define DP_DETAILED_CAP_INFO_AVAILABLE (1 << 4) /* DPI */
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define DP_MAIN_LINK_CHANNEL_CODING 0x006
139*4882a593Smuzhiyun # define DP_CAP_ANSI_8B10B (1 << 0)
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #define DP_DOWN_STREAM_PORT_COUNT 0x007
142*4882a593Smuzhiyun # define DP_PORT_COUNT_MASK 0x0f
143*4882a593Smuzhiyun # define DP_MSA_TIMING_PAR_IGNORED (1 << 6) /* eDP */
144*4882a593Smuzhiyun # define DP_OUI_SUPPORT (1 << 7)
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define DP_RECEIVE_PORT_0_CAP_0 0x008
147*4882a593Smuzhiyun # define DP_LOCAL_EDID_PRESENT (1 << 1)
148*4882a593Smuzhiyun # define DP_ASSOCIATED_TO_PRECEDING_PORT (1 << 2)
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun #define DP_RECEIVE_PORT_0_BUFFER_SIZE 0x009
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun #define DP_RECEIVE_PORT_1_CAP_0 0x00a
153*4882a593Smuzhiyun #define DP_RECEIVE_PORT_1_BUFFER_SIZE 0x00b
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun #define DP_I2C_SPEED_CAP 0x00c /* DPI */
156*4882a593Smuzhiyun # define DP_I2C_SPEED_1K 0x01
157*4882a593Smuzhiyun # define DP_I2C_SPEED_5K 0x02
158*4882a593Smuzhiyun # define DP_I2C_SPEED_10K 0x04
159*4882a593Smuzhiyun # define DP_I2C_SPEED_100K 0x08
160*4882a593Smuzhiyun # define DP_I2C_SPEED_400K 0x10
161*4882a593Smuzhiyun # define DP_I2C_SPEED_1M 0x20
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun #define DP_EDP_CONFIGURATION_CAP 0x00d /* XXX 1.2? */
164*4882a593Smuzhiyun # define DP_ALTERNATE_SCRAMBLER_RESET_CAP (1 << 0)
165*4882a593Smuzhiyun # define DP_FRAMING_CHANGE_CAP (1 << 1)
166*4882a593Smuzhiyun # define DP_DPCD_DISPLAY_CONTROL_CAPABLE (1 << 3) /* edp v1.2 or higher */
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun #define DP_TRAINING_AUX_RD_INTERVAL 0x00e /* XXX 1.2? */
169*4882a593Smuzhiyun # define DP_TRAINING_AUX_RD_MASK 0x7F /* XXX 1.2? */
170*4882a593Smuzhiyun # define DP_EXTENDED_RECEIVER_CAP_FIELD_PRESENT (1 << 7) /* DP 1.3 */
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun #define DP_ADAPTER_CAP 0x00f /* 1.2 */
173*4882a593Smuzhiyun # define DP_FORCE_LOAD_SENSE_CAP (1 << 0)
174*4882a593Smuzhiyun # define DP_ALTERNATE_I2C_PATTERN_CAP (1 << 1)
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun #define DP_SUPPORTED_LINK_RATES 0x010 /* eDP 1.4 */
177*4882a593Smuzhiyun # define DP_MAX_SUPPORTED_RATES 8 /* 16-bit little-endian */
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* Multiple stream transport */
180*4882a593Smuzhiyun #define DP_FAUX_CAP 0x020 /* 1.2 */
181*4882a593Smuzhiyun # define DP_FAUX_CAP_1 (1 << 0)
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun #define DP_MSTM_CAP 0x021 /* 1.2 */
184*4882a593Smuzhiyun # define DP_MST_CAP (1 << 0)
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun #define DP_NUMBER_OF_AUDIO_ENDPOINTS 0x022 /* 1.2 */
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* AV_SYNC_DATA_BLOCK 1.2 */
189*4882a593Smuzhiyun #define DP_AV_GRANULARITY 0x023
190*4882a593Smuzhiyun # define DP_AG_FACTOR_MASK (0xf << 0)
191*4882a593Smuzhiyun # define DP_AG_FACTOR_3MS (0 << 0)
192*4882a593Smuzhiyun # define DP_AG_FACTOR_2MS (1 << 0)
193*4882a593Smuzhiyun # define DP_AG_FACTOR_1MS (2 << 0)
194*4882a593Smuzhiyun # define DP_AG_FACTOR_500US (3 << 0)
195*4882a593Smuzhiyun # define DP_AG_FACTOR_200US (4 << 0)
196*4882a593Smuzhiyun # define DP_AG_FACTOR_100US (5 << 0)
197*4882a593Smuzhiyun # define DP_AG_FACTOR_10US (6 << 0)
198*4882a593Smuzhiyun # define DP_AG_FACTOR_1US (7 << 0)
199*4882a593Smuzhiyun # define DP_VG_FACTOR_MASK (0xf << 4)
200*4882a593Smuzhiyun # define DP_VG_FACTOR_3MS (0 << 4)
201*4882a593Smuzhiyun # define DP_VG_FACTOR_2MS (1 << 4)
202*4882a593Smuzhiyun # define DP_VG_FACTOR_1MS (2 << 4)
203*4882a593Smuzhiyun # define DP_VG_FACTOR_500US (3 << 4)
204*4882a593Smuzhiyun # define DP_VG_FACTOR_200US (4 << 4)
205*4882a593Smuzhiyun # define DP_VG_FACTOR_100US (5 << 4)
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun #define DP_AUD_DEC_LAT0 0x024
208*4882a593Smuzhiyun #define DP_AUD_DEC_LAT1 0x025
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun #define DP_AUD_PP_LAT0 0x026
211*4882a593Smuzhiyun #define DP_AUD_PP_LAT1 0x027
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun #define DP_VID_INTER_LAT 0x028
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun #define DP_VID_PROG_LAT 0x029
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun #define DP_REP_LAT 0x02a
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #define DP_AUD_DEL_INS0 0x02b
220*4882a593Smuzhiyun #define DP_AUD_DEL_INS1 0x02c
221*4882a593Smuzhiyun #define DP_AUD_DEL_INS2 0x02d
222*4882a593Smuzhiyun /* End of AV_SYNC_DATA_BLOCK */
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun #define DP_RECEIVER_ALPM_CAP 0x02e /* eDP 1.4 */
225*4882a593Smuzhiyun # define DP_ALPM_CAP (1 << 0)
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun #define DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP 0x02f /* eDP 1.4 */
228*4882a593Smuzhiyun # define DP_AUX_FRAME_SYNC_CAP (1 << 0)
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun #define DP_GUID 0x030 /* 1.2 */
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #define DP_DSC_SUPPORT 0x060 /* DP 1.4 */
233*4882a593Smuzhiyun # define DP_DSC_DECOMPRESSION_IS_SUPPORTED (1 << 0)
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun #define DP_DSC_REV 0x061
236*4882a593Smuzhiyun # define DP_DSC_MAJOR_MASK (0xf << 0)
237*4882a593Smuzhiyun # define DP_DSC_MINOR_MASK (0xf << 4)
238*4882a593Smuzhiyun # define DP_DSC_MAJOR_SHIFT 0
239*4882a593Smuzhiyun # define DP_DSC_MINOR_SHIFT 4
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun #define DP_DSC_RC_BUF_BLK_SIZE 0x062
242*4882a593Smuzhiyun # define DP_DSC_RC_BUF_BLK_SIZE_1 0x0
243*4882a593Smuzhiyun # define DP_DSC_RC_BUF_BLK_SIZE_4 0x1
244*4882a593Smuzhiyun # define DP_DSC_RC_BUF_BLK_SIZE_16 0x2
245*4882a593Smuzhiyun # define DP_DSC_RC_BUF_BLK_SIZE_64 0x3
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun #define DP_DSC_RC_BUF_SIZE 0x063
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun #define DP_DSC_SLICE_CAP_1 0x064
250*4882a593Smuzhiyun # define DP_DSC_1_PER_DP_DSC_SINK (1 << 0)
251*4882a593Smuzhiyun # define DP_DSC_2_PER_DP_DSC_SINK (1 << 1)
252*4882a593Smuzhiyun # define DP_DSC_4_PER_DP_DSC_SINK (1 << 3)
253*4882a593Smuzhiyun # define DP_DSC_6_PER_DP_DSC_SINK (1 << 4)
254*4882a593Smuzhiyun # define DP_DSC_8_PER_DP_DSC_SINK (1 << 5)
255*4882a593Smuzhiyun # define DP_DSC_10_PER_DP_DSC_SINK (1 << 6)
256*4882a593Smuzhiyun # define DP_DSC_12_PER_DP_DSC_SINK (1 << 7)
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun #define DP_DSC_LINE_BUF_BIT_DEPTH 0x065
259*4882a593Smuzhiyun # define DP_DSC_LINE_BUF_BIT_DEPTH_MASK (0xf << 0)
260*4882a593Smuzhiyun # define DP_DSC_LINE_BUF_BIT_DEPTH_9 0x0
261*4882a593Smuzhiyun # define DP_DSC_LINE_BUF_BIT_DEPTH_10 0x1
262*4882a593Smuzhiyun # define DP_DSC_LINE_BUF_BIT_DEPTH_11 0x2
263*4882a593Smuzhiyun # define DP_DSC_LINE_BUF_BIT_DEPTH_12 0x3
264*4882a593Smuzhiyun # define DP_DSC_LINE_BUF_BIT_DEPTH_13 0x4
265*4882a593Smuzhiyun # define DP_DSC_LINE_BUF_BIT_DEPTH_14 0x5
266*4882a593Smuzhiyun # define DP_DSC_LINE_BUF_BIT_DEPTH_15 0x6
267*4882a593Smuzhiyun # define DP_DSC_LINE_BUF_BIT_DEPTH_16 0x7
268*4882a593Smuzhiyun # define DP_DSC_LINE_BUF_BIT_DEPTH_8 0x8
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun #define DP_DSC_BLK_PREDICTION_SUPPORT 0x066
271*4882a593Smuzhiyun # define DP_DSC_BLK_PREDICTION_IS_SUPPORTED (1 << 0)
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun #define DP_DSC_MAX_BITS_PER_PIXEL_LOW 0x067 /* eDP 1.4 */
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun #define DP_DSC_MAX_BITS_PER_PIXEL_HI 0x068 /* eDP 1.4 */
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun #define DP_DSC_DEC_COLOR_FORMAT_CAP 0x069
278*4882a593Smuzhiyun # define DP_DSC_RGB (1 << 0)
279*4882a593Smuzhiyun # define DP_DSC_YCbCr444 (1 << 1)
280*4882a593Smuzhiyun # define DP_DSC_YCbCr422_Simple (1 << 2)
281*4882a593Smuzhiyun # define DP_DSC_YCbCr422_Native (1 << 3)
282*4882a593Smuzhiyun # define DP_DSC_YCbCr420_Native (1 << 4)
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun #define DP_DSC_DEC_COLOR_DEPTH_CAP 0x06A
285*4882a593Smuzhiyun # define DP_DSC_8_BPC (1 << 1)
286*4882a593Smuzhiyun # define DP_DSC_10_BPC (1 << 2)
287*4882a593Smuzhiyun # define DP_DSC_12_BPC (1 << 3)
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun #define DP_DSC_PEAK_THROUGHPUT 0x06B
290*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_0_MASK (0xf << 0)
291*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_0_SHIFT 0
292*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_0_340 (1 << 0)
293*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_0_400 (2 << 0)
294*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_0_450 (3 << 0)
295*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_0_500 (4 << 0)
296*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_0_550 (5 << 0)
297*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_0_600 (6 << 0)
298*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_0_650 (7 << 0)
299*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_0_700 (8 << 0)
300*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_0_750 (9 << 0)
301*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_0_800 (10 << 0)
302*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_0_850 (11 << 0)
303*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_0_900 (12 << 0)
304*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_0_950 (13 << 0)
305*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_0_1000 (14 << 0)
306*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_1_MASK (0xf << 4)
307*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_1_SHIFT 4
308*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_1_340 (1 << 4)
309*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_1_400 (2 << 4)
310*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_1_450 (3 << 4)
311*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_1_500 (4 << 4)
312*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_1_550 (5 << 4)
313*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_1_600 (6 << 4)
314*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_1_650 (7 << 4)
315*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_1_700 (8 << 4)
316*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_1_750 (9 << 4)
317*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_1_800 (10 << 4)
318*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_1_850 (11 << 4)
319*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_1_900 (12 << 4)
320*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_1_950 (13 << 4)
321*4882a593Smuzhiyun # define DP_DSC_THROUGHPUT_MODE_1_1000 (14 << 4)
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun #define DP_DSC_MAX_SLICE_WIDTH 0x06C
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun #define DP_DSC_SLICE_CAP_2 0x06D
326*4882a593Smuzhiyun # define DP_DSC_16_PER_DP_DSC_SINK (1 << 0)
327*4882a593Smuzhiyun # define DP_DSC_20_PER_DP_DSC_SINK (1 << 1)
328*4882a593Smuzhiyun # define DP_DSC_24_PER_DP_DSC_SINK (1 << 2)
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun #define DP_DSC_BITS_PER_PIXEL_INC 0x06F
331*4882a593Smuzhiyun # define DP_DSC_BITS_PER_PIXEL_1_16 0x0
332*4882a593Smuzhiyun # define DP_DSC_BITS_PER_PIXEL_1_8 0x1
333*4882a593Smuzhiyun # define DP_DSC_BITS_PER_PIXEL_1_4 0x2
334*4882a593Smuzhiyun # define DP_DSC_BITS_PER_PIXEL_1_2 0x3
335*4882a593Smuzhiyun # define DP_DSC_BITS_PER_PIXEL_1 0x4
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun #define DP_PSR_SUPPORT 0x070 /* XXX 1.2? */
338*4882a593Smuzhiyun # define DP_PSR_IS_SUPPORTED 1
339*4882a593Smuzhiyun # define DP_PSR2_IS_SUPPORTED 2 /* eDP 1.4 */
340*4882a593Smuzhiyun # define DP_PSR2_WITH_Y_COORD_IS_SUPPORTED 3 /* eDP 1.4a */
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun #define DP_PSR_CAPS 0x071 /* XXX 1.2? */
343*4882a593Smuzhiyun # define DP_PSR_NO_TRAIN_ON_EXIT 1
344*4882a593Smuzhiyun # define DP_PSR_SETUP_TIME_330 (0 << 1)
345*4882a593Smuzhiyun # define DP_PSR_SETUP_TIME_275 (1 << 1)
346*4882a593Smuzhiyun # define DP_PSR_SETUP_TIME_220 (2 << 1)
347*4882a593Smuzhiyun # define DP_PSR_SETUP_TIME_165 (3 << 1)
348*4882a593Smuzhiyun # define DP_PSR_SETUP_TIME_110 (4 << 1)
349*4882a593Smuzhiyun # define DP_PSR_SETUP_TIME_55 (5 << 1)
350*4882a593Smuzhiyun # define DP_PSR_SETUP_TIME_0 (6 << 1)
351*4882a593Smuzhiyun # define DP_PSR_SETUP_TIME_MASK (7 << 1)
352*4882a593Smuzhiyun # define DP_PSR_SETUP_TIME_SHIFT 1
353*4882a593Smuzhiyun # define DP_PSR2_SU_Y_COORDINATE_REQUIRED (1 << 4) /* eDP 1.4a */
354*4882a593Smuzhiyun # define DP_PSR2_SU_GRANULARITY_REQUIRED (1 << 5) /* eDP 1.4b */
355*4882a593Smuzhiyun /*
356*4882a593Smuzhiyun * 0x80-0x8f describe downstream port capabilities, but there are two layouts
357*4882a593Smuzhiyun * based on whether DP_DETAILED_CAP_INFO_AVAILABLE was set. If it was not,
358*4882a593Smuzhiyun * each port's descriptor is one byte wide. If it was set, each port's is
359*4882a593Smuzhiyun * four bytes wide, starting with the one byte from the base info. As of
360*4882a593Smuzhiyun * DP interop v1.1a only VGA defines additional detail.
361*4882a593Smuzhiyun */
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* offset 0 */
364*4882a593Smuzhiyun #define DP_DOWNSTREAM_PORT_0 0x80
365*4882a593Smuzhiyun # define DP_DS_PORT_TYPE_MASK (7 << 0)
366*4882a593Smuzhiyun # define DP_DS_PORT_TYPE_DP 0
367*4882a593Smuzhiyun # define DP_DS_PORT_TYPE_VGA 1
368*4882a593Smuzhiyun # define DP_DS_PORT_TYPE_DVI 2
369*4882a593Smuzhiyun # define DP_DS_PORT_TYPE_HDMI 3
370*4882a593Smuzhiyun # define DP_DS_PORT_TYPE_NON_EDID 4
371*4882a593Smuzhiyun # define DP_DS_PORT_TYPE_DP_DUALMODE 5
372*4882a593Smuzhiyun # define DP_DS_PORT_TYPE_WIRELESS 6
373*4882a593Smuzhiyun # define DP_DS_PORT_HPD (1 << 3)
374*4882a593Smuzhiyun /* offset 1 for VGA is maximum megapixels per second / 8 */
375*4882a593Smuzhiyun /* offset 2 */
376*4882a593Smuzhiyun # define DP_DS_MAX_BPC_MASK (3 << 0)
377*4882a593Smuzhiyun # define DP_DS_8BPC 0
378*4882a593Smuzhiyun # define DP_DS_10BPC 1
379*4882a593Smuzhiyun # define DP_DS_12BPC 2
380*4882a593Smuzhiyun # define DP_DS_16BPC 3
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* DP Forward error Correction Registers */
383*4882a593Smuzhiyun #define DP_FEC_CAPABILITY 0x090 /* 1.4 */
384*4882a593Smuzhiyun # define DP_FEC_CAPABLE (1 << 0)
385*4882a593Smuzhiyun # define DP_FEC_UNCORR_BLK_ERROR_COUNT_CAP (1 << 1)
386*4882a593Smuzhiyun # define DP_FEC_CORR_BLK_ERROR_COUNT_CAP (1 << 2)
387*4882a593Smuzhiyun # define DP_FEC_BIT_ERROR_COUNT_CAP (1 << 3)
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* link configuration */
390*4882a593Smuzhiyun #define DP_LINK_BW_SET 0x100
391*4882a593Smuzhiyun # define DP_LINK_RATE_TABLE 0x00 /* eDP 1.4 */
392*4882a593Smuzhiyun # define DP_LINK_BW_1_62 0x06
393*4882a593Smuzhiyun # define DP_LINK_BW_2_7 0x0a
394*4882a593Smuzhiyun # define DP_LINK_BW_5_4 0x14 /* 1.2 */
395*4882a593Smuzhiyun # define DP_LINK_BW_8_1 0x1e /* 1.4 */
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun #define DP_LANE_COUNT_SET 0x101
398*4882a593Smuzhiyun # define DP_LANE_COUNT_MASK 0x0f
399*4882a593Smuzhiyun # define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7)
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun #define DP_TRAINING_PATTERN_SET 0x102
402*4882a593Smuzhiyun # define DP_TRAINING_PATTERN_DISABLE 0
403*4882a593Smuzhiyun # define DP_TRAINING_PATTERN_1 1
404*4882a593Smuzhiyun # define DP_TRAINING_PATTERN_2 2
405*4882a593Smuzhiyun # define DP_TRAINING_PATTERN_3 3 /* 1.2 */
406*4882a593Smuzhiyun # define DP_TRAINING_PATTERN_4 7 /* 1.4 */
407*4882a593Smuzhiyun # define DP_TRAINING_PATTERN_MASK 0x3
408*4882a593Smuzhiyun # define DP_TRAINING_PATTERN_MASK_1_4 0xf
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* DPCD 1.1 only. For DPCD >= 1.2 see per-lane DP_LINK_QUAL_LANEn_SET */
411*4882a593Smuzhiyun # define DP_LINK_QUAL_PATTERN_11_DISABLE (0 << 2)
412*4882a593Smuzhiyun # define DP_LINK_QUAL_PATTERN_11_D10_2 (1 << 2)
413*4882a593Smuzhiyun # define DP_LINK_QUAL_PATTERN_11_ERROR_RATE (2 << 2)
414*4882a593Smuzhiyun # define DP_LINK_QUAL_PATTERN_11_PRBS7 (3 << 2)
415*4882a593Smuzhiyun # define DP_LINK_QUAL_PATTERN_11_MASK (3 << 2)
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun # define DP_RECOVERED_CLOCK_OUT_EN (1 << 4)
418*4882a593Smuzhiyun # define DP_LINK_SCRAMBLING_DISABLE (1 << 5)
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun # define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6)
421*4882a593Smuzhiyun # define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6)
422*4882a593Smuzhiyun # define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6)
423*4882a593Smuzhiyun # define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6)
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun #define DP_TRAINING_LANE0_SET 0x103
426*4882a593Smuzhiyun #define DP_TRAINING_LANE1_SET 0x104
427*4882a593Smuzhiyun #define DP_TRAINING_LANE2_SET 0x105
428*4882a593Smuzhiyun #define DP_TRAINING_LANE3_SET 0x106
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun # define DP_TRAIN_VOLTAGE_SWING_MASK 0x3
431*4882a593Smuzhiyun # define DP_TRAIN_VOLTAGE_SWING_SHIFT 0
432*4882a593Smuzhiyun # define DP_TRAIN_MAX_SWING_REACHED (1 << 2)
433*4882a593Smuzhiyun # define DP_TRAIN_VOLTAGE_SWING_LEVEL_0 (0 << 0)
434*4882a593Smuzhiyun # define DP_TRAIN_VOLTAGE_SWING_LEVEL_1 (1 << 0)
435*4882a593Smuzhiyun # define DP_TRAIN_VOLTAGE_SWING_LEVEL_2 (2 << 0)
436*4882a593Smuzhiyun # define DP_TRAIN_VOLTAGE_SWING_LEVEL_3 (3 << 0)
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun # define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3)
439*4882a593Smuzhiyun # define DP_TRAIN_PRE_EMPH_LEVEL_0 (0 << 3)
440*4882a593Smuzhiyun # define DP_TRAIN_PRE_EMPH_LEVEL_1 (1 << 3)
441*4882a593Smuzhiyun # define DP_TRAIN_PRE_EMPH_LEVEL_2 (2 << 3)
442*4882a593Smuzhiyun # define DP_TRAIN_PRE_EMPH_LEVEL_3 (3 << 3)
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun # define DP_TRAIN_PRE_EMPHASIS_SHIFT 3
445*4882a593Smuzhiyun # define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5)
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun #define DP_DOWNSPREAD_CTRL 0x107
448*4882a593Smuzhiyun # define DP_SPREAD_AMP_0_5 (1 << 4)
449*4882a593Smuzhiyun # define DP_MSA_TIMING_PAR_IGNORE_EN (1 << 7) /* eDP */
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun #define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108
452*4882a593Smuzhiyun # define DP_SET_ANSI_8B10B (1 << 0)
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun #define DP_I2C_SPEED_CONTROL_STATUS 0x109 /* DPI */
455*4882a593Smuzhiyun /* bitmask as for DP_I2C_SPEED_CAP */
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun #define DP_EDP_CONFIGURATION_SET 0x10a /* XXX 1.2? */
458*4882a593Smuzhiyun # define DP_ALTERNATE_SCRAMBLER_RESET_ENABLE (1 << 0)
459*4882a593Smuzhiyun # define DP_FRAMING_CHANGE_ENABLE (1 << 1)
460*4882a593Smuzhiyun # define DP_PANEL_SELF_TEST_ENABLE (1 << 7)
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun #define DP_LINK_QUAL_LANE0_SET 0x10b /* DPCD >= 1.2 */
463*4882a593Smuzhiyun #define DP_LINK_QUAL_LANE1_SET 0x10c
464*4882a593Smuzhiyun #define DP_LINK_QUAL_LANE2_SET 0x10d
465*4882a593Smuzhiyun #define DP_LINK_QUAL_LANE3_SET 0x10e
466*4882a593Smuzhiyun # define DP_LINK_QUAL_PATTERN_DISABLE 0
467*4882a593Smuzhiyun # define DP_LINK_QUAL_PATTERN_D10_2 1
468*4882a593Smuzhiyun # define DP_LINK_QUAL_PATTERN_ERROR_RATE 2
469*4882a593Smuzhiyun # define DP_LINK_QUAL_PATTERN_PRBS7 3
470*4882a593Smuzhiyun # define DP_LINK_QUAL_PATTERN_80BIT_CUSTOM 4
471*4882a593Smuzhiyun # define DP_LINK_QUAL_PATTERN_HBR2_EYE 5
472*4882a593Smuzhiyun # define DP_LINK_QUAL_PATTERN_MASK 7
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun #define DP_TRAINING_LANE0_1_SET2 0x10f
475*4882a593Smuzhiyun #define DP_TRAINING_LANE2_3_SET2 0x110
476*4882a593Smuzhiyun # define DP_LANE02_POST_CURSOR2_SET_MASK (3 << 0)
477*4882a593Smuzhiyun # define DP_LANE02_MAX_POST_CURSOR2_REACHED (1 << 2)
478*4882a593Smuzhiyun # define DP_LANE13_POST_CURSOR2_SET_MASK (3 << 4)
479*4882a593Smuzhiyun # define DP_LANE13_MAX_POST_CURSOR2_REACHED (1 << 6)
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun #define DP_MSTM_CTRL 0x111 /* 1.2 */
482*4882a593Smuzhiyun # define DP_MST_EN (1 << 0)
483*4882a593Smuzhiyun # define DP_UP_REQ_EN (1 << 1)
484*4882a593Smuzhiyun # define DP_UPSTREAM_IS_SRC (1 << 2)
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun #define DP_AUDIO_DELAY0 0x112 /* 1.2 */
487*4882a593Smuzhiyun #define DP_AUDIO_DELAY1 0x113
488*4882a593Smuzhiyun #define DP_AUDIO_DELAY2 0x114
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun #define DP_LINK_RATE_SET 0x115 /* eDP 1.4 */
491*4882a593Smuzhiyun # define DP_LINK_RATE_SET_SHIFT 0
492*4882a593Smuzhiyun # define DP_LINK_RATE_SET_MASK (7 << 0)
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun #define DP_RECEIVER_ALPM_CONFIG 0x116 /* eDP 1.4 */
495*4882a593Smuzhiyun # define DP_ALPM_ENABLE (1 << 0)
496*4882a593Smuzhiyun # define DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE (1 << 1)
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun #define DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF 0x117 /* eDP 1.4 */
499*4882a593Smuzhiyun # define DP_AUX_FRAME_SYNC_ENABLE (1 << 0)
500*4882a593Smuzhiyun # define DP_IRQ_HPD_ENABLE (1 << 1)
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun #define DP_UPSTREAM_DEVICE_DP_PWR_NEED 0x118 /* 1.2 */
503*4882a593Smuzhiyun # define DP_PWR_NOT_NEEDED (1 << 0)
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun #define DP_FEC_CONFIGURATION 0x120 /* 1.4 */
506*4882a593Smuzhiyun # define DP_FEC_READY (1 << 0)
507*4882a593Smuzhiyun # define DP_FEC_ERR_COUNT_SEL_MASK (7 << 1)
508*4882a593Smuzhiyun # define DP_FEC_ERR_COUNT_DIS (0 << 1)
509*4882a593Smuzhiyun # define DP_FEC_UNCORR_BLK_ERROR_COUNT (1 << 1)
510*4882a593Smuzhiyun # define DP_FEC_CORR_BLK_ERROR_COUNT (2 << 1)
511*4882a593Smuzhiyun # define DP_FEC_BIT_ERROR_COUNT (3 << 1)
512*4882a593Smuzhiyun # define DP_FEC_LANE_SELECT_MASK (3 << 4)
513*4882a593Smuzhiyun # define DP_FEC_LANE_0_SELECT (0 << 4)
514*4882a593Smuzhiyun # define DP_FEC_LANE_1_SELECT (1 << 4)
515*4882a593Smuzhiyun # define DP_FEC_LANE_2_SELECT (2 << 4)
516*4882a593Smuzhiyun # define DP_FEC_LANE_3_SELECT (3 << 4)
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun #define DP_AUX_FRAME_SYNC_VALUE 0x15c /* eDP 1.4 */
519*4882a593Smuzhiyun # define DP_AUX_FRAME_SYNC_VALID (1 << 0)
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun #define DP_DSC_ENABLE 0x160 /* DP 1.4 */
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun #define DP_PSR_EN_CFG 0x170 /* XXX 1.2? */
524*4882a593Smuzhiyun # define DP_PSR_ENABLE (1 << 0)
525*4882a593Smuzhiyun # define DP_PSR_MAIN_LINK_ACTIVE (1 << 1)
526*4882a593Smuzhiyun # define DP_PSR_CRC_VERIFICATION (1 << 2)
527*4882a593Smuzhiyun # define DP_PSR_FRAME_CAPTURE (1 << 3)
528*4882a593Smuzhiyun # define DP_PSR_SELECTIVE_UPDATE (1 << 4)
529*4882a593Smuzhiyun # define DP_PSR_IRQ_HPD_WITH_CRC_ERRORS (1 << 5)
530*4882a593Smuzhiyun # define DP_PSR_ENABLE_PSR2 (1 << 6) /* eDP 1.4a */
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun #define DP_ADAPTER_CTRL 0x1a0
533*4882a593Smuzhiyun # define DP_ADAPTER_CTRL_FORCE_LOAD_SENSE (1 << 0)
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun #define DP_BRANCH_DEVICE_CTRL 0x1a1
536*4882a593Smuzhiyun # define DP_BRANCH_DEVICE_IRQ_HPD (1 << 0)
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun #define DP_PAYLOAD_ALLOCATE_SET 0x1c0
539*4882a593Smuzhiyun #define DP_PAYLOAD_ALLOCATE_START_TIME_SLOT 0x1c1
540*4882a593Smuzhiyun #define DP_PAYLOAD_ALLOCATE_TIME_SLOT_COUNT 0x1c2
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun #define DP_SINK_COUNT 0x200
543*4882a593Smuzhiyun /* prior to 1.2 bit 7 was reserved mbz */
544*4882a593Smuzhiyun # define DP_GET_SINK_COUNT(x) ((((x) & 0x80) >> 1) | ((x) & 0x3f))
545*4882a593Smuzhiyun # define DP_SINK_CP_READY (1 << 6)
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun #define DP_DEVICE_SERVICE_IRQ_VECTOR 0x201
548*4882a593Smuzhiyun # define DP_REMOTE_CONTROL_COMMAND_PENDING (1 << 0)
549*4882a593Smuzhiyun # define DP_AUTOMATED_TEST_REQUEST (1 << 1)
550*4882a593Smuzhiyun # define DP_CP_IRQ (1 << 2)
551*4882a593Smuzhiyun # define DP_MCCS_IRQ (1 << 3)
552*4882a593Smuzhiyun # define DP_DOWN_REP_MSG_RDY (1 << 4) /* 1.2 MST */
553*4882a593Smuzhiyun # define DP_UP_REQ_MSG_RDY (1 << 5) /* 1.2 MST */
554*4882a593Smuzhiyun # define DP_SINK_SPECIFIC_IRQ (1 << 6)
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun #define DP_LANE0_1_STATUS 0x202
557*4882a593Smuzhiyun #define DP_LANE2_3_STATUS 0x203
558*4882a593Smuzhiyun # define DP_LANE_CR_DONE (1 << 0)
559*4882a593Smuzhiyun # define DP_LANE_CHANNEL_EQ_DONE (1 << 1)
560*4882a593Smuzhiyun # define DP_LANE_SYMBOL_LOCKED (1 << 2)
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun #define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \
563*4882a593Smuzhiyun DP_LANE_CHANNEL_EQ_DONE | \
564*4882a593Smuzhiyun DP_LANE_SYMBOL_LOCKED)
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun #define DP_LANE_ALIGN_STATUS_UPDATED 0x204
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun #define DP_INTERLANE_ALIGN_DONE (1 << 0)
569*4882a593Smuzhiyun #define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6)
570*4882a593Smuzhiyun #define DP_LINK_STATUS_UPDATED (1 << 7)
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun #define DP_SINK_STATUS 0x205
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun #define DP_RECEIVE_PORT_0_STATUS (1 << 0)
575*4882a593Smuzhiyun #define DP_RECEIVE_PORT_1_STATUS (1 << 1)
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun #define DP_ADJUST_REQUEST_LANE0_1 0x206
578*4882a593Smuzhiyun #define DP_ADJUST_REQUEST_LANE2_3 0x207
579*4882a593Smuzhiyun # define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03
580*4882a593Smuzhiyun # define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0
581*4882a593Smuzhiyun # define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c
582*4882a593Smuzhiyun # define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2
583*4882a593Smuzhiyun # define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30
584*4882a593Smuzhiyun # define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4
585*4882a593Smuzhiyun # define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0
586*4882a593Smuzhiyun # define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun #define DP_ADJUST_REQUEST_POST_CURSOR2 0x20c
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun #define DP_TEST_REQUEST 0x218
591*4882a593Smuzhiyun # define DP_TEST_LINK_TRAINING (1 << 0)
592*4882a593Smuzhiyun # define DP_TEST_LINK_VIDEO_PATTERN (1 << 1)
593*4882a593Smuzhiyun # define DP_TEST_LINK_EDID_READ (1 << 2)
594*4882a593Smuzhiyun # define DP_TEST_LINK_PHY_TEST_PATTERN (1 << 3) /* DPCD >= 1.1 */
595*4882a593Smuzhiyun # define DP_TEST_LINK_FAUX_PATTERN (1 << 4) /* DPCD >= 1.2 */
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun #define DP_TEST_LINK_RATE 0x219
598*4882a593Smuzhiyun # define DP_LINK_RATE_162 (0x6)
599*4882a593Smuzhiyun # define DP_LINK_RATE_27 (0xa)
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun #define DP_TEST_LANE_COUNT 0x220
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun #define DP_TEST_PATTERN 0x221
604*4882a593Smuzhiyun # define DP_NO_TEST_PATTERN 0x0
605*4882a593Smuzhiyun # define DP_COLOR_RAMP 0x1
606*4882a593Smuzhiyun # define DP_BLACK_AND_WHITE_VERTICAL_LINES 0x2
607*4882a593Smuzhiyun # define DP_COLOR_SQUARE 0x3
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun #define DP_TEST_H_TOTAL_HI 0x222
610*4882a593Smuzhiyun #define DP_TEST_H_TOTAL_LO 0x223
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun #define DP_TEST_V_TOTAL_HI 0x224
613*4882a593Smuzhiyun #define DP_TEST_V_TOTAL_LO 0x225
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun #define DP_TEST_H_START_HI 0x226
616*4882a593Smuzhiyun #define DP_TEST_H_START_LO 0x227
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun #define DP_TEST_V_START_HI 0x228
619*4882a593Smuzhiyun #define DP_TEST_V_START_LO 0x229
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun #define DP_TEST_HSYNC_HI 0x22A
622*4882a593Smuzhiyun # define DP_TEST_HSYNC_POLARITY (1 << 7)
623*4882a593Smuzhiyun # define DP_TEST_HSYNC_WIDTH_HI_MASK (127 << 0)
624*4882a593Smuzhiyun #define DP_TEST_HSYNC_WIDTH_LO 0x22B
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun #define DP_TEST_VSYNC_HI 0x22C
627*4882a593Smuzhiyun # define DP_TEST_VSYNC_POLARITY (1 << 7)
628*4882a593Smuzhiyun # define DP_TEST_VSYNC_WIDTH_HI_MASK (127 << 0)
629*4882a593Smuzhiyun #define DP_TEST_VSYNC_WIDTH_LO 0x22D
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun #define DP_TEST_H_WIDTH_HI 0x22E
632*4882a593Smuzhiyun #define DP_TEST_H_WIDTH_LO 0x22F
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun #define DP_TEST_V_HEIGHT_HI 0x230
635*4882a593Smuzhiyun #define DP_TEST_V_HEIGHT_LO 0x231
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun #define DP_TEST_MISC0 0x232
638*4882a593Smuzhiyun # define DP_TEST_SYNC_CLOCK (1 << 0)
639*4882a593Smuzhiyun # define DP_TEST_COLOR_FORMAT_MASK (3 << 1)
640*4882a593Smuzhiyun # define DP_TEST_COLOR_FORMAT_SHIFT 1
641*4882a593Smuzhiyun # define DP_COLOR_FORMAT_RGB (0 << 1)
642*4882a593Smuzhiyun # define DP_COLOR_FORMAT_YCbCr422 (1 << 1)
643*4882a593Smuzhiyun # define DP_COLOR_FORMAT_YCbCr444 (2 << 1)
644*4882a593Smuzhiyun # define DP_TEST_DYNAMIC_RANGE_CEA (1 << 3)
645*4882a593Smuzhiyun # define DP_TEST_YCBCR_COEFFICIENTS (1 << 4)
646*4882a593Smuzhiyun # define DP_YCBCR_COEFFICIENTS_ITU601 (0 << 4)
647*4882a593Smuzhiyun # define DP_YCBCR_COEFFICIENTS_ITU709 (1 << 4)
648*4882a593Smuzhiyun # define DP_TEST_BIT_DEPTH_MASK (7 << 5)
649*4882a593Smuzhiyun # define DP_TEST_BIT_DEPTH_SHIFT 5
650*4882a593Smuzhiyun # define DP_TEST_BIT_DEPTH_6 (0 << 5)
651*4882a593Smuzhiyun # define DP_TEST_BIT_DEPTH_8 (1 << 5)
652*4882a593Smuzhiyun # define DP_TEST_BIT_DEPTH_10 (2 << 5)
653*4882a593Smuzhiyun # define DP_TEST_BIT_DEPTH_12 (3 << 5)
654*4882a593Smuzhiyun # define DP_TEST_BIT_DEPTH_16 (4 << 5)
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun #define DP_TEST_MISC1 0x233
657*4882a593Smuzhiyun # define DP_TEST_REFRESH_DENOMINATOR (1 << 0)
658*4882a593Smuzhiyun # define DP_TEST_INTERLACED (1 << 1)
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun #define DP_TEST_REFRESH_RATE_NUMERATOR 0x234
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun #define DP_TEST_MISC0 0x232
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun #define DP_TEST_CRC_R_CR 0x240
665*4882a593Smuzhiyun #define DP_TEST_CRC_G_Y 0x242
666*4882a593Smuzhiyun #define DP_TEST_CRC_B_CB 0x244
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun #define DP_TEST_SINK_MISC 0x246
669*4882a593Smuzhiyun # define DP_TEST_CRC_SUPPORTED (1 << 5)
670*4882a593Smuzhiyun # define DP_TEST_COUNT_MASK 0xf
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun #define DP_TEST_PHY_PATTERN 0x248
673*4882a593Smuzhiyun # define DP_TEST_PHY_PATTERN_NONE 0x0
674*4882a593Smuzhiyun # define DP_TEST_PHY_PATTERN_D10_2_NO_SCRAMBLING 0x1
675*4882a593Smuzhiyun # define DP_TEST_PHY_PATTERN_SYMBOL_ERR_MEASUREMENT_CNT 0x2
676*4882a593Smuzhiyun # define DP_TEST_PHY_PATTERN_PRBS7 0x3
677*4882a593Smuzhiyun # define DP_TEST_PHY_PATTERN_80_BIT_CUSTOM_PATTERN 0x4
678*4882a593Smuzhiyun # define DP_TEST_PHY_PATTERN_CP2520_PATTERN_1 0x5
679*4882a593Smuzhiyun # define DP_TEST_PHY_PATTERN_CP2520_PATTERN_2 0x6
680*4882a593Smuzhiyun # define DP_TEST_PHY_PATTERN_CP2520_PATTERN_3 0x7
681*4882a593Smuzhiyun #define DP_TEST_80BIT_CUSTOM_PATTERN_7_0 0x250
682*4882a593Smuzhiyun #define DP_TEST_80BIT_CUSTOM_PATTERN_15_8 0x251
683*4882a593Smuzhiyun #define DP_TEST_80BIT_CUSTOM_PATTERN_23_16 0x252
684*4882a593Smuzhiyun #define DP_TEST_80BIT_CUSTOM_PATTERN_31_24 0x253
685*4882a593Smuzhiyun #define DP_TEST_80BIT_CUSTOM_PATTERN_39_32 0x254
686*4882a593Smuzhiyun #define DP_TEST_80BIT_CUSTOM_PATTERN_47_40 0x255
687*4882a593Smuzhiyun #define DP_TEST_80BIT_CUSTOM_PATTERN_55_48 0x256
688*4882a593Smuzhiyun #define DP_TEST_80BIT_CUSTOM_PATTERN_63_56 0x257
689*4882a593Smuzhiyun #define DP_TEST_80BIT_CUSTOM_PATTERN_71_64 0x258
690*4882a593Smuzhiyun #define DP_TEST_80BIT_CUSTOM_PATTERN_79_72 0x259
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun #define DP_TEST_RESPONSE 0x260
693*4882a593Smuzhiyun # define DP_TEST_ACK (1 << 0)
694*4882a593Smuzhiyun # define DP_TEST_NAK (1 << 1)
695*4882a593Smuzhiyun # define DP_TEST_EDID_CHECKSUM_WRITE (1 << 2)
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun #define DP_TEST_EDID_CHECKSUM 0x261
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun #define DP_TEST_SINK 0x270
700*4882a593Smuzhiyun # define DP_TEST_SINK_START (1 << 0)
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun #define DP_FEC_STATUS 0x280 /* 1.4 */
703*4882a593Smuzhiyun # define DP_FEC_DECODE_EN_DETECTED (1 << 0)
704*4882a593Smuzhiyun # define DP_FEC_DECODE_DIS_DETECTED (1 << 1)
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun #define DP_FEC_ERROR_COUNT_LSB 0x0281 /* 1.4 */
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun #define DP_FEC_ERROR_COUNT_MSB 0x0282 /* 1.4 */
709*4882a593Smuzhiyun # define DP_FEC_ERROR_COUNT_MASK 0x7F
710*4882a593Smuzhiyun # define DP_FEC_ERR_COUNT_VALID (1 << 7)
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun #define DP_PAYLOAD_TABLE_UPDATE_STATUS 0x2c0 /* 1.2 MST */
713*4882a593Smuzhiyun # define DP_PAYLOAD_TABLE_UPDATED (1 << 0)
714*4882a593Smuzhiyun # define DP_PAYLOAD_ACT_HANDLED (1 << 1)
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun #define DP_VC_PAYLOAD_ID_SLOT_1 0x2c1 /* 1.2 MST */
717*4882a593Smuzhiyun /* up to ID_SLOT_63 at 0x2ff */
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun #define DP_SOURCE_OUI 0x300
720*4882a593Smuzhiyun #define DP_SINK_OUI 0x400
721*4882a593Smuzhiyun #define DP_BRANCH_OUI 0x500
722*4882a593Smuzhiyun #define DP_BRANCH_ID 0x503
723*4882a593Smuzhiyun #define DP_BRANCH_REVISION_START 0x509
724*4882a593Smuzhiyun #define DP_BRANCH_HW_REV 0x509
725*4882a593Smuzhiyun #define DP_BRANCH_SW_REV 0x50A
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun #define DP_SET_POWER 0x600
728*4882a593Smuzhiyun # define DP_SET_POWER_D0 0x1
729*4882a593Smuzhiyun # define DP_SET_POWER_D3 0x2
730*4882a593Smuzhiyun # define DP_SET_POWER_MASK 0x3
731*4882a593Smuzhiyun # define DP_SET_POWER_D3_AUX_ON 0x5
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun #define DP_EDP_DPCD_REV 0x700 /* eDP 1.2 */
734*4882a593Smuzhiyun # define DP_EDP_11 0x00
735*4882a593Smuzhiyun # define DP_EDP_12 0x01
736*4882a593Smuzhiyun # define DP_EDP_13 0x02
737*4882a593Smuzhiyun # define DP_EDP_14 0x03
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun #define DP_EDP_GENERAL_CAP_1 0x701
740*4882a593Smuzhiyun # define DP_EDP_TCON_BACKLIGHT_ADJUSTMENT_CAP (1 << 0)
741*4882a593Smuzhiyun # define DP_EDP_BACKLIGHT_PIN_ENABLE_CAP (1 << 1)
742*4882a593Smuzhiyun # define DP_EDP_BACKLIGHT_AUX_ENABLE_CAP (1 << 2)
743*4882a593Smuzhiyun # define DP_EDP_PANEL_SELF_TEST_PIN_ENABLE_CAP (1 << 3)
744*4882a593Smuzhiyun # define DP_EDP_PANEL_SELF_TEST_AUX_ENABLE_CAP (1 << 4)
745*4882a593Smuzhiyun # define DP_EDP_FRC_ENABLE_CAP (1 << 5)
746*4882a593Smuzhiyun # define DP_EDP_COLOR_ENGINE_CAP (1 << 6)
747*4882a593Smuzhiyun # define DP_EDP_SET_POWER_CAP (1 << 7)
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun #define DP_EDP_BACKLIGHT_ADJUSTMENT_CAP 0x702
750*4882a593Smuzhiyun # define DP_EDP_BACKLIGHT_BRIGHTNESS_PWM_PIN_CAP (1 << 0)
751*4882a593Smuzhiyun # define DP_EDP_BACKLIGHT_BRIGHTNESS_AUX_SET_CAP (1 << 1)
752*4882a593Smuzhiyun # define DP_EDP_BACKLIGHT_BRIGHTNESS_BYTE_COUNT (1 << 2)
753*4882a593Smuzhiyun # define DP_EDP_BACKLIGHT_AUX_PWM_PRODUCT_CAP (1 << 3)
754*4882a593Smuzhiyun # define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_CAP (1 << 4)
755*4882a593Smuzhiyun # define DP_EDP_BACKLIGHT_FREQ_AUX_SET_CAP (1 << 5)
756*4882a593Smuzhiyun # define DP_EDP_DYNAMIC_BACKLIGHT_CAP (1 << 6)
757*4882a593Smuzhiyun # define DP_EDP_VBLANK_BACKLIGHT_UPDATE_CAP (1 << 7)
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun #define DP_EDP_GENERAL_CAP_2 0x703
760*4882a593Smuzhiyun # define DP_EDP_OVERDRIVE_ENGINE_ENABLED (1 << 0)
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun #define DP_EDP_GENERAL_CAP_3 0x704 /* eDP 1.4 */
763*4882a593Smuzhiyun # define DP_EDP_X_REGION_CAP_MASK (0xf << 0)
764*4882a593Smuzhiyun # define DP_EDP_X_REGION_CAP_SHIFT 0
765*4882a593Smuzhiyun # define DP_EDP_Y_REGION_CAP_MASK (0xf << 4)
766*4882a593Smuzhiyun # define DP_EDP_Y_REGION_CAP_SHIFT 4
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun #define DP_EDP_DISPLAY_CONTROL_REGISTER 0x720
769*4882a593Smuzhiyun # define DP_EDP_BACKLIGHT_ENABLE (1 << 0)
770*4882a593Smuzhiyun # define DP_EDP_BLACK_VIDEO_ENABLE (1 << 1)
771*4882a593Smuzhiyun # define DP_EDP_FRC_ENABLE (1 << 2)
772*4882a593Smuzhiyun # define DP_EDP_COLOR_ENGINE_ENABLE (1 << 3)
773*4882a593Smuzhiyun # define DP_EDP_VBLANK_BACKLIGHT_UPDATE_ENABLE (1 << 7)
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun #define DP_EDP_BACKLIGHT_MODE_SET_REGISTER 0x721
776*4882a593Smuzhiyun # define DP_EDP_BACKLIGHT_CONTROL_MODE_MASK (3 << 0)
777*4882a593Smuzhiyun # define DP_EDP_BACKLIGHT_CONTROL_MODE_PWM (0 << 0)
778*4882a593Smuzhiyun # define DP_EDP_BACKLIGHT_CONTROL_MODE_PRESET (1 << 0)
779*4882a593Smuzhiyun # define DP_EDP_BACKLIGHT_CONTROL_MODE_DPCD (2 << 0)
780*4882a593Smuzhiyun # define DP_EDP_BACKLIGHT_CONTROL_MODE_PRODUCT (3 << 0)
781*4882a593Smuzhiyun # define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_ENABLE (1 << 2)
782*4882a593Smuzhiyun # define DP_EDP_BACKLIGHT_FREQ_AUX_SET_ENABLE (1 << 3)
783*4882a593Smuzhiyun # define DP_EDP_DYNAMIC_BACKLIGHT_ENABLE (1 << 4)
784*4882a593Smuzhiyun # define DP_EDP_REGIONAL_BACKLIGHT_ENABLE (1 << 5)
785*4882a593Smuzhiyun # define DP_EDP_UPDATE_REGION_BRIGHTNESS (1 << 6) /* eDP 1.4 */
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun #define DP_EDP_BACKLIGHT_BRIGHTNESS_MSB 0x722
788*4882a593Smuzhiyun #define DP_EDP_BACKLIGHT_BRIGHTNESS_LSB 0x723
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun #define DP_EDP_PWMGEN_BIT_COUNT 0x724
791*4882a593Smuzhiyun #define DP_EDP_PWMGEN_BIT_COUNT_CAP_MIN 0x725
792*4882a593Smuzhiyun #define DP_EDP_PWMGEN_BIT_COUNT_CAP_MAX 0x726
793*4882a593Smuzhiyun # define DP_EDP_PWMGEN_BIT_COUNT_MASK (0x1f << 0)
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun #define DP_EDP_BACKLIGHT_CONTROL_STATUS 0x727
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun #define DP_EDP_BACKLIGHT_FREQ_SET 0x728
798*4882a593Smuzhiyun # define DP_EDP_BACKLIGHT_FREQ_BASE_KHZ 27000
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MSB 0x72a
801*4882a593Smuzhiyun #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MID 0x72b
802*4882a593Smuzhiyun #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_LSB 0x72c
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MSB 0x72d
805*4882a593Smuzhiyun #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MID 0x72e
806*4882a593Smuzhiyun #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB 0x72f
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun #define DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET 0x732
809*4882a593Smuzhiyun #define DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET 0x733
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun #define DP_EDP_REGIONAL_BACKLIGHT_BASE 0x740 /* eDP 1.4 */
812*4882a593Smuzhiyun #define DP_EDP_REGIONAL_BACKLIGHT_0 0x741 /* eDP 1.4 */
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun #define DP_SIDEBAND_MSG_DOWN_REQ_BASE 0x1000 /* 1.2 MST */
815*4882a593Smuzhiyun #define DP_SIDEBAND_MSG_UP_REP_BASE 0x1200 /* 1.2 MST */
816*4882a593Smuzhiyun #define DP_SIDEBAND_MSG_DOWN_REP_BASE 0x1400 /* 1.2 MST */
817*4882a593Smuzhiyun #define DP_SIDEBAND_MSG_UP_REQ_BASE 0x1600 /* 1.2 MST */
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun #define DP_SINK_COUNT_ESI 0x2002 /* 1.2 */
820*4882a593Smuzhiyun /* 0-5 sink count */
821*4882a593Smuzhiyun # define DP_SINK_COUNT_CP_READY (1 << 6)
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0 0x2003 /* 1.2 */
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI1 0x2004 /* 1.2 */
826*4882a593Smuzhiyun # define DP_RX_GTC_MSTR_REQ_STATUS_CHANGE (1 << 0)
827*4882a593Smuzhiyun # define DP_LOCK_ACQUISITION_REQUEST (1 << 1)
828*4882a593Smuzhiyun # define DP_CEC_IRQ (1 << 2)
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun #define DP_LINK_SERVICE_IRQ_VECTOR_ESI0 0x2005 /* 1.2 */
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun #define DP_PSR_ERROR_STATUS 0x2006 /* XXX 1.2? */
833*4882a593Smuzhiyun # define DP_PSR_LINK_CRC_ERROR (1 << 0)
834*4882a593Smuzhiyun # define DP_PSR_RFB_STORAGE_ERROR (1 << 1)
835*4882a593Smuzhiyun # define DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR (1 << 2) /* eDP 1.4 */
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun #define DP_PSR_ESI 0x2007 /* XXX 1.2? */
838*4882a593Smuzhiyun # define DP_PSR_CAPS_CHANGE (1 << 0)
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun #define DP_PSR_STATUS 0x2008 /* XXX 1.2? */
841*4882a593Smuzhiyun # define DP_PSR_SINK_INACTIVE 0
842*4882a593Smuzhiyun # define DP_PSR_SINK_ACTIVE_SRC_SYNCED 1
843*4882a593Smuzhiyun # define DP_PSR_SINK_ACTIVE_RFB 2
844*4882a593Smuzhiyun # define DP_PSR_SINK_ACTIVE_SINK_SYNCED 3
845*4882a593Smuzhiyun # define DP_PSR_SINK_ACTIVE_RESYNC 4
846*4882a593Smuzhiyun # define DP_PSR_SINK_INTERNAL_ERROR 7
847*4882a593Smuzhiyun # define DP_PSR_SINK_STATE_MASK 0x07
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun #define DP_SYNCHRONIZATION_LATENCY_IN_SINK 0x2009 /* edp 1.4 */
850*4882a593Smuzhiyun # define DP_MAX_RESYNC_FRAME_COUNT_MASK (0xf << 0)
851*4882a593Smuzhiyun # define DP_MAX_RESYNC_FRAME_COUNT_SHIFT 0
852*4882a593Smuzhiyun # define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_MASK (0xf << 4)
853*4882a593Smuzhiyun # define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_SHIFT 4
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun #define DP_LAST_RECEIVED_PSR_SDP 0x200a /* eDP 1.2 */
856*4882a593Smuzhiyun # define DP_PSR_STATE_BIT (1 << 0) /* eDP 1.2 */
857*4882a593Smuzhiyun # define DP_UPDATE_RFB_BIT (1 << 1) /* eDP 1.2 */
858*4882a593Smuzhiyun # define DP_CRC_VALID_BIT (1 << 2) /* eDP 1.2 */
859*4882a593Smuzhiyun # define DP_SU_VALID (1 << 3) /* eDP 1.4 */
860*4882a593Smuzhiyun # define DP_FIRST_SCAN_LINE_SU_REGION (1 << 4) /* eDP 1.4 */
861*4882a593Smuzhiyun # define DP_LAST_SCAN_LINE_SU_REGION (1 << 5) /* eDP 1.4 */
862*4882a593Smuzhiyun # define DP_Y_COORDINATE_VALID (1 << 6) /* eDP 1.4a */
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun #define DP_RECEIVER_ALPM_STATUS 0x200b /* eDP 1.4 */
865*4882a593Smuzhiyun # define DP_ALPM_LOCK_TIMEOUT_ERROR (1 << 0)
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun #define DP_LANE0_1_STATUS_ESI 0x200c /* status same as 0x202 */
868*4882a593Smuzhiyun #define DP_LANE2_3_STATUS_ESI 0x200d /* status same as 0x203 */
869*4882a593Smuzhiyun #define DP_LANE_ALIGN_STATUS_UPDATED_ESI 0x200e /* status same as 0x204 */
870*4882a593Smuzhiyun #define DP_SINK_STATUS_ESI 0x200f /* status same as 0x205 */
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun #define DP_DP13_DPCD_REV 0x2200
873*4882a593Smuzhiyun #define DP_DP13_MAX_LINK_RATE 0x2201
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun #define DP_DPRX_FEATURE_ENUMERATION_LIST 0x2210 /* DP 1.3 */
876*4882a593Smuzhiyun # define DP_GTC_CAP (1 << 0) /* DP 1.3 */
877*4882a593Smuzhiyun # define DP_SST_SPLIT_SDP_CAP (1 << 1) /* DP 1.4 */
878*4882a593Smuzhiyun # define DP_AV_SYNC_CAP (1 << 2) /* DP 1.3 */
879*4882a593Smuzhiyun # define DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED (1 << 3) /* DP 1.3 */
880*4882a593Smuzhiyun # define DP_VSC_EXT_VESA_SDP_SUPPORTED (1 << 4) /* DP 1.4 */
881*4882a593Smuzhiyun # define DP_VSC_EXT_VESA_SDP_CHAINING_SUPPORTED (1 << 5) /* DP 1.4 */
882*4882a593Smuzhiyun # define DP_VSC_EXT_CEA_SDP_SUPPORTED (1 << 6) /* DP 1.4 */
883*4882a593Smuzhiyun # define DP_VSC_EXT_CEA_SDP_CHAINING_SUPPORTED (1 << 7) /* DP 1.4 */
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun /* HDMI CEC tunneling over AUX DP 1.3 section 5.3.3.3.1 DPCD 1.4+ */
886*4882a593Smuzhiyun #define DP_CEC_TUNNELING_CAPABILITY 0x3000
887*4882a593Smuzhiyun # define DP_CEC_TUNNELING_CAPABLE (1 << 0)
888*4882a593Smuzhiyun # define DP_CEC_SNOOPING_CAPABLE (1 << 1)
889*4882a593Smuzhiyun # define DP_CEC_MULTIPLE_LA_CAPABLE (1 << 2)
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun #define DP_CEC_TUNNELING_CONTROL 0x3001
892*4882a593Smuzhiyun # define DP_CEC_TUNNELING_ENABLE (1 << 0)
893*4882a593Smuzhiyun # define DP_CEC_SNOOPING_ENABLE (1 << 1)
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun #define DP_CEC_RX_MESSAGE_INFO 0x3002
896*4882a593Smuzhiyun # define DP_CEC_RX_MESSAGE_LEN_MASK (0xf << 0)
897*4882a593Smuzhiyun # define DP_CEC_RX_MESSAGE_LEN_SHIFT 0
898*4882a593Smuzhiyun # define DP_CEC_RX_MESSAGE_HPD_STATE (1 << 4)
899*4882a593Smuzhiyun # define DP_CEC_RX_MESSAGE_HPD_LOST (1 << 5)
900*4882a593Smuzhiyun # define DP_CEC_RX_MESSAGE_ACKED (1 << 6)
901*4882a593Smuzhiyun # define DP_CEC_RX_MESSAGE_ENDED (1 << 7)
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun #define DP_CEC_TX_MESSAGE_INFO 0x3003
904*4882a593Smuzhiyun # define DP_CEC_TX_MESSAGE_LEN_MASK (0xf << 0)
905*4882a593Smuzhiyun # define DP_CEC_TX_MESSAGE_LEN_SHIFT 0
906*4882a593Smuzhiyun # define DP_CEC_TX_RETRY_COUNT_MASK (0x7 << 4)
907*4882a593Smuzhiyun # define DP_CEC_TX_RETRY_COUNT_SHIFT 4
908*4882a593Smuzhiyun # define DP_CEC_TX_MESSAGE_SEND (1 << 7)
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun #define DP_CEC_TUNNELING_IRQ_FLAGS 0x3004
911*4882a593Smuzhiyun # define DP_CEC_RX_MESSAGE_INFO_VALID (1 << 0)
912*4882a593Smuzhiyun # define DP_CEC_RX_MESSAGE_OVERFLOW (1 << 1)
913*4882a593Smuzhiyun # define DP_CEC_TX_MESSAGE_SENT (1 << 4)
914*4882a593Smuzhiyun # define DP_CEC_TX_LINE_ERROR (1 << 5)
915*4882a593Smuzhiyun # define DP_CEC_TX_ADDRESS_NACK_ERROR (1 << 6)
916*4882a593Smuzhiyun # define DP_CEC_TX_DATA_NACK_ERROR (1 << 7)
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun #define DP_CEC_LOGICAL_ADDRESS_MASK 0x300E /* 0x300F word */
919*4882a593Smuzhiyun # define DP_CEC_LOGICAL_ADDRESS_0 (1 << 0)
920*4882a593Smuzhiyun # define DP_CEC_LOGICAL_ADDRESS_1 (1 << 1)
921*4882a593Smuzhiyun # define DP_CEC_LOGICAL_ADDRESS_2 (1 << 2)
922*4882a593Smuzhiyun # define DP_CEC_LOGICAL_ADDRESS_3 (1 << 3)
923*4882a593Smuzhiyun # define DP_CEC_LOGICAL_ADDRESS_4 (1 << 4)
924*4882a593Smuzhiyun # define DP_CEC_LOGICAL_ADDRESS_5 (1 << 5)
925*4882a593Smuzhiyun # define DP_CEC_LOGICAL_ADDRESS_6 (1 << 6)
926*4882a593Smuzhiyun # define DP_CEC_LOGICAL_ADDRESS_7 (1 << 7)
927*4882a593Smuzhiyun #define DP_CEC_LOGICAL_ADDRESS_MASK_2 0x300F /* 0x300E word */
928*4882a593Smuzhiyun # define DP_CEC_LOGICAL_ADDRESS_8 (1 << 0)
929*4882a593Smuzhiyun # define DP_CEC_LOGICAL_ADDRESS_9 (1 << 1)
930*4882a593Smuzhiyun # define DP_CEC_LOGICAL_ADDRESS_10 (1 << 2)
931*4882a593Smuzhiyun # define DP_CEC_LOGICAL_ADDRESS_11 (1 << 3)
932*4882a593Smuzhiyun # define DP_CEC_LOGICAL_ADDRESS_12 (1 << 4)
933*4882a593Smuzhiyun # define DP_CEC_LOGICAL_ADDRESS_13 (1 << 5)
934*4882a593Smuzhiyun # define DP_CEC_LOGICAL_ADDRESS_14 (1 << 6)
935*4882a593Smuzhiyun # define DP_CEC_LOGICAL_ADDRESS_15 (1 << 7)
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun #define DP_CEC_RX_MESSAGE_BUFFER 0x3010
938*4882a593Smuzhiyun #define DP_CEC_TX_MESSAGE_BUFFER 0x3020
939*4882a593Smuzhiyun #define DP_CEC_MESSAGE_BUFFER_LENGTH 0x10
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun #define DP_AUX_HDCP_BKSV 0x68000
942*4882a593Smuzhiyun #define DP_AUX_HDCP_RI_PRIME 0x68005
943*4882a593Smuzhiyun #define DP_AUX_HDCP_AKSV 0x68007
944*4882a593Smuzhiyun #define DP_AUX_HDCP_AN 0x6800C
945*4882a593Smuzhiyun #define DP_AUX_HDCP_V_PRIME(h) (0x68014 + (h) * 4)
946*4882a593Smuzhiyun #define DP_AUX_HDCP_BCAPS 0x68028
947*4882a593Smuzhiyun # define DP_BCAPS_REPEATER_PRESENT BIT(1)
948*4882a593Smuzhiyun # define DP_BCAPS_HDCP_CAPABLE BIT(0)
949*4882a593Smuzhiyun #define DP_AUX_HDCP_BSTATUS 0x68029
950*4882a593Smuzhiyun # define DP_BSTATUS_REAUTH_REQ BIT(3)
951*4882a593Smuzhiyun # define DP_BSTATUS_LINK_FAILURE BIT(2)
952*4882a593Smuzhiyun # define DP_BSTATUS_R0_PRIME_READY BIT(1)
953*4882a593Smuzhiyun # define DP_BSTATUS_READY BIT(0)
954*4882a593Smuzhiyun #define DP_AUX_HDCP_BINFO 0x6802A
955*4882a593Smuzhiyun #define DP_AUX_HDCP_KSV_FIFO 0x6802C
956*4882a593Smuzhiyun #define DP_AUX_HDCP_AINFO 0x6803B
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun /* DP 1.2 Sideband message defines */
959*4882a593Smuzhiyun /* peer device type - DP 1.2a Table 2-92 */
960*4882a593Smuzhiyun #define DP_PEER_DEVICE_NONE 0x0
961*4882a593Smuzhiyun #define DP_PEER_DEVICE_SOURCE_OR_SST 0x1
962*4882a593Smuzhiyun #define DP_PEER_DEVICE_MST_BRANCHING 0x2
963*4882a593Smuzhiyun #define DP_PEER_DEVICE_SST_SINK 0x3
964*4882a593Smuzhiyun #define DP_PEER_DEVICE_DP_LEGACY_CONV 0x4
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun /* DP 1.2 MST sideband request names DP 1.2a Table 2-80 */
967*4882a593Smuzhiyun #define DP_LINK_ADDRESS 0x01
968*4882a593Smuzhiyun #define DP_CONNECTION_STATUS_NOTIFY 0x02
969*4882a593Smuzhiyun #define DP_ENUM_PATH_RESOURCES 0x10
970*4882a593Smuzhiyun #define DP_ALLOCATE_PAYLOAD 0x11
971*4882a593Smuzhiyun #define DP_QUERY_PAYLOAD 0x12
972*4882a593Smuzhiyun #define DP_RESOURCE_STATUS_NOTIFY 0x13
973*4882a593Smuzhiyun #define DP_CLEAR_PAYLOAD_ID_TABLE 0x14
974*4882a593Smuzhiyun #define DP_REMOTE_DPCD_READ 0x20
975*4882a593Smuzhiyun #define DP_REMOTE_DPCD_WRITE 0x21
976*4882a593Smuzhiyun #define DP_REMOTE_I2C_READ 0x22
977*4882a593Smuzhiyun #define DP_REMOTE_I2C_WRITE 0x23
978*4882a593Smuzhiyun #define DP_POWER_UP_PHY 0x24
979*4882a593Smuzhiyun #define DP_POWER_DOWN_PHY 0x25
980*4882a593Smuzhiyun #define DP_SINK_EVENT_NOTIFY 0x30
981*4882a593Smuzhiyun #define DP_QUERY_STREAM_ENC_STATUS 0x38
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun /* DP 1.2 MST sideband nak reasons - table 2.84 */
984*4882a593Smuzhiyun #define DP_NAK_WRITE_FAILURE 0x01
985*4882a593Smuzhiyun #define DP_NAK_INVALID_READ 0x02
986*4882a593Smuzhiyun #define DP_NAK_CRC_FAILURE 0x03
987*4882a593Smuzhiyun #define DP_NAK_BAD_PARAM 0x04
988*4882a593Smuzhiyun #define DP_NAK_DEFER 0x05
989*4882a593Smuzhiyun #define DP_NAK_LINK_FAILURE 0x06
990*4882a593Smuzhiyun #define DP_NAK_NO_RESOURCES 0x07
991*4882a593Smuzhiyun #define DP_NAK_DPCD_FAIL 0x08
992*4882a593Smuzhiyun #define DP_NAK_I2C_NAK 0x09
993*4882a593Smuzhiyun #define DP_NAK_ALLOCATE_FAIL 0x0a
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun #define MODE_I2C_START 1
996*4882a593Smuzhiyun #define MODE_I2C_WRITE 2
997*4882a593Smuzhiyun #define MODE_I2C_READ 4
998*4882a593Smuzhiyun #define MODE_I2C_STOP 8
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun /* DP 1.2 MST PORTs - Section 2.5.1 v1.2a spec */
1001*4882a593Smuzhiyun #define DP_MST_PHYSICAL_PORT_0 0
1002*4882a593Smuzhiyun #define DP_MST_LOGICAL_PORT_0 8
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun #define DP_LINK_STATUS_SIZE 6
1005*4882a593Smuzhiyun bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
1006*4882a593Smuzhiyun int lane_count);
1007*4882a593Smuzhiyun bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
1008*4882a593Smuzhiyun int lane_count);
1009*4882a593Smuzhiyun u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE],
1010*4882a593Smuzhiyun int lane);
1011*4882a593Smuzhiyun u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE],
1012*4882a593Smuzhiyun int lane);
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun #define DP_BRANCH_OUI_HEADER_SIZE 0xc
1015*4882a593Smuzhiyun #define DP_RECEIVER_CAP_SIZE 0xf
1016*4882a593Smuzhiyun #define EDP_PSR_RECEIVER_CAP_SIZE 2
1017*4882a593Smuzhiyun #define EDP_DISPLAY_CTL_CAP_SIZE 3
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
1020*4882a593Smuzhiyun void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun u8 drm_dp_link_rate_to_bw_code(int link_rate);
1023*4882a593Smuzhiyun int drm_dp_bw_code_to_link_rate(u8 link_bw);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun #define DP_SDP_AUDIO_TIMESTAMP 0x01
1026*4882a593Smuzhiyun #define DP_SDP_AUDIO_STREAM 0x02
1027*4882a593Smuzhiyun #define DP_SDP_EXTENSION 0x04 /* DP 1.1 */
1028*4882a593Smuzhiyun #define DP_SDP_AUDIO_COPYMANAGEMENT 0x05 /* DP 1.2 */
1029*4882a593Smuzhiyun #define DP_SDP_ISRC 0x06 /* DP 1.2 */
1030*4882a593Smuzhiyun #define DP_SDP_VSC 0x07 /* DP 1.2 */
1031*4882a593Smuzhiyun #define DP_SDP_CAMERA_GENERIC(i) (0x08 + (i)) /* 0-7, DP 1.3 */
1032*4882a593Smuzhiyun #define DP_SDP_PPS 0x10 /* DP 1.4 */
1033*4882a593Smuzhiyun #define DP_SDP_VSC_EXT_VESA 0x20 /* DP 1.4 */
1034*4882a593Smuzhiyun #define DP_SDP_VSC_EXT_CEA 0x21 /* DP 1.4 */
1035*4882a593Smuzhiyun /* 0x80+ CEA-861 infoframe types */
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun struct dp_sdp_header {
1038*4882a593Smuzhiyun u8 HB0; /* Secondary Data Packet ID */
1039*4882a593Smuzhiyun u8 HB1; /* Secondary Data Packet Type */
1040*4882a593Smuzhiyun u8 HB2; /* Secondary Data Packet Specific header, Byte 0 */
1041*4882a593Smuzhiyun u8 HB3; /* Secondary Data packet Specific header, Byte 1 */
1042*4882a593Smuzhiyun } __packed;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun #define EDP_SDP_HEADER_REVISION_MASK 0x1F
1045*4882a593Smuzhiyun #define EDP_SDP_HEADER_VALID_PAYLOAD_BYTES 0x1F
1046*4882a593Smuzhiyun #define DP_SDP_PPS_HEADER_PAYLOAD_BYTES_MINUS_1 0x7F
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun struct edp_vsc_psr {
1049*4882a593Smuzhiyun struct dp_sdp_header sdp_header;
1050*4882a593Smuzhiyun u8 DB0; /* Stereo Interface */
1051*4882a593Smuzhiyun u8 DB1; /* 0 - PSR State; 1 - Update RFB; 2 - CRC Valid */
1052*4882a593Smuzhiyun u8 DB2; /* CRC value bits 7:0 of the R or Cr component */
1053*4882a593Smuzhiyun u8 DB3; /* CRC value bits 15:8 of the R or Cr component */
1054*4882a593Smuzhiyun u8 DB4; /* CRC value bits 7:0 of the G or Y component */
1055*4882a593Smuzhiyun u8 DB5; /* CRC value bits 15:8 of the G or Y component */
1056*4882a593Smuzhiyun u8 DB6; /* CRC value bits 7:0 of the B or Cb component */
1057*4882a593Smuzhiyun u8 DB7; /* CRC value bits 15:8 of the B or Cb component */
1058*4882a593Smuzhiyun u8 DB8_31[24]; /* Reserved */
1059*4882a593Smuzhiyun } __packed;
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun #define EDP_VSC_PSR_STATE_ACTIVE (1 << 0)
1062*4882a593Smuzhiyun #define EDP_VSC_PSR_UPDATE_RFB (1 << 1)
1063*4882a593Smuzhiyun #define EDP_VSC_PSR_CRC_VALUES_VALID (1 << 2)
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun enum dp_pixelformat {
1066*4882a593Smuzhiyun DP_PIXELFORMAT_RGB = 0,
1067*4882a593Smuzhiyun DP_PIXELFORMAT_YUV444 = 0x1,
1068*4882a593Smuzhiyun DP_PIXELFORMAT_YUV422 = 0x2,
1069*4882a593Smuzhiyun DP_PIXELFORMAT_YUV420 = 0x3,
1070*4882a593Smuzhiyun DP_PIXELFORMAT_Y_ONLY = 0x4,
1071*4882a593Smuzhiyun DP_PIXELFORMAT_RAW = 0x5,
1072*4882a593Smuzhiyun DP_PIXELFORMAT_RESERVED = 0x6,
1073*4882a593Smuzhiyun };
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun enum dp_colorimetry {
1076*4882a593Smuzhiyun DP_COLORIMETRY_DEFAULT = 0,
1077*4882a593Smuzhiyun DP_COLORIMETRY_RGB_WIDE_FIXED = 0x1,
1078*4882a593Smuzhiyun DP_COLORIMETRY_BT709_YCC = 0x1,
1079*4882a593Smuzhiyun DP_COLORIMETRY_RGB_WIDE_FLOAT = 0x2,
1080*4882a593Smuzhiyun DP_COLORIMETRY_XVYCC_601 = 0x2,
1081*4882a593Smuzhiyun DP_COLORIMETRY_OPRGB = 0x3,
1082*4882a593Smuzhiyun DP_COLORIMETRY_XVYCC_709 = 0x3,
1083*4882a593Smuzhiyun DP_COLORIMETRY_DCI_P3_RGB = 0x4,
1084*4882a593Smuzhiyun DP_COLORIMETRY_SYCC_601 = 0x4,
1085*4882a593Smuzhiyun DP_COLORIMETRY_RGB_CUSTOM = 0x5,
1086*4882a593Smuzhiyun DP_COLORIMETRY_OPYCC_601 = 0x5,
1087*4882a593Smuzhiyun DP_COLORIMETRY_BT2020_RGB = 0x6,
1088*4882a593Smuzhiyun DP_COLORIMETRY_BT2020_CYCC = 0x6,
1089*4882a593Smuzhiyun DP_COLORIMETRY_BT2020_YCC = 0x7,
1090*4882a593Smuzhiyun };
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun enum dp_dynamic_range {
1093*4882a593Smuzhiyun DP_DYNAMIC_RANGE_VESA = 0,
1094*4882a593Smuzhiyun DP_DYNAMIC_RANGE_CTA = 1,
1095*4882a593Smuzhiyun };
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun enum dp_content_type {
1098*4882a593Smuzhiyun DP_CONTENT_TYPE_NOT_DEFINED = 0x00,
1099*4882a593Smuzhiyun DP_CONTENT_TYPE_GRAPHICS = 0x01,
1100*4882a593Smuzhiyun DP_CONTENT_TYPE_PHOTO = 0x02,
1101*4882a593Smuzhiyun DP_CONTENT_TYPE_VIDEO = 0x03,
1102*4882a593Smuzhiyun DP_CONTENT_TYPE_GAME = 0x04,
1103*4882a593Smuzhiyun };
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun struct drm_dp_vsc_sdp {
1106*4882a593Smuzhiyun unsigned char sdp_type;
1107*4882a593Smuzhiyun unsigned char revision;
1108*4882a593Smuzhiyun unsigned char length;
1109*4882a593Smuzhiyun enum dp_pixelformat pixelformat;
1110*4882a593Smuzhiyun enum dp_colorimetry colorimetry;
1111*4882a593Smuzhiyun int bpc;
1112*4882a593Smuzhiyun enum dp_dynamic_range dynamic_range;
1113*4882a593Smuzhiyun enum dp_content_type content_type;
1114*4882a593Smuzhiyun };
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun static inline int
drm_dp_max_link_rate(const u8 dpcd[DP_RECEIVER_CAP_SIZE])1117*4882a593Smuzhiyun drm_dp_max_link_rate(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun return drm_dp_bw_code_to_link_rate(dpcd[DP_MAX_LINK_RATE]);
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun static inline u8
drm_dp_max_lane_count(const u8 dpcd[DP_RECEIVER_CAP_SIZE])1123*4882a593Smuzhiyun drm_dp_max_lane_count(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun static inline bool
drm_dp_enhanced_frame_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])1129*4882a593Smuzhiyun drm_dp_enhanced_frame_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun return dpcd[DP_DPCD_REV] >= 0x11 &&
1132*4882a593Smuzhiyun (dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP);
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun static inline bool
drm_dp_tps3_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])1136*4882a593Smuzhiyun drm_dp_tps3_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun return dpcd[DP_DPCD_REV] >= 0x12 &&
1139*4882a593Smuzhiyun dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED;
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun static inline bool
drm_dp_tps4_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])1143*4882a593Smuzhiyun drm_dp_tps4_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1144*4882a593Smuzhiyun {
1145*4882a593Smuzhiyun return dpcd[DP_DPCD_REV] >= 0x14 &&
1146*4882a593Smuzhiyun dpcd[DP_MAX_DOWNSPREAD] & DP_TPS4_SUPPORTED;
1147*4882a593Smuzhiyun }
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun static inline u8
drm_dp_training_pattern_mask(const u8 dpcd[DP_RECEIVER_CAP_SIZE])1150*4882a593Smuzhiyun drm_dp_training_pattern_mask(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun return (dpcd[DP_DPCD_REV] >= 0x14) ? DP_TRAINING_PATTERN_MASK_1_4 :
1153*4882a593Smuzhiyun DP_TRAINING_PATTERN_MASK;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun static inline bool
drm_dp_is_branch(const u8 dpcd[DP_RECEIVER_CAP_SIZE])1157*4882a593Smuzhiyun drm_dp_is_branch(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun return dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun static inline bool
drm_dp_channel_coding_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])1163*4882a593Smuzhiyun drm_dp_channel_coding_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1164*4882a593Smuzhiyun {
1165*4882a593Smuzhiyun return dpcd[DP_MAIN_LINK_CHANNEL_CODING] & DP_CAP_ANSI_8B10B;
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun struct drm_dp_aux_msg {
1169*4882a593Smuzhiyun unsigned int address;
1170*4882a593Smuzhiyun u8 request;
1171*4882a593Smuzhiyun u8 reply;
1172*4882a593Smuzhiyun void *buffer;
1173*4882a593Smuzhiyun size_t size;
1174*4882a593Smuzhiyun };
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun struct drm_dp_aux {
1177*4882a593Smuzhiyun const char *name;
1178*4882a593Smuzhiyun struct ddc_adapter ddc;
1179*4882a593Smuzhiyun struct udevice *dev;
1180*4882a593Smuzhiyun ssize_t (*transfer)(struct drm_dp_aux *aux,
1181*4882a593Smuzhiyun struct drm_dp_aux_msg *msg);
1182*4882a593Smuzhiyun unsigned int i2c_nack_count;
1183*4882a593Smuzhiyun unsigned int i2c_defer_count;
1184*4882a593Smuzhiyun };
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset,
1187*4882a593Smuzhiyun void *buffer, size_t size);
1188*4882a593Smuzhiyun ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset,
1189*4882a593Smuzhiyun void *buffer, size_t size);
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun /**
1192*4882a593Smuzhiyun * drm_dp_dpcd_readb() - read a single byte from the DPCD
1193*4882a593Smuzhiyun * @aux: DisplayPort AUX channel
1194*4882a593Smuzhiyun * @offset: address of the register to read
1195*4882a593Smuzhiyun * @valuep: location where the value of the register will be stored
1196*4882a593Smuzhiyun *
1197*4882a593Smuzhiyun * Returns the number of bytes transferred (1) on success, or a negative
1198*4882a593Smuzhiyun * error code on failure.
1199*4882a593Smuzhiyun */
drm_dp_dpcd_readb(struct drm_dp_aux * aux,unsigned int offset,u8 * valuep)1200*4882a593Smuzhiyun static inline ssize_t drm_dp_dpcd_readb(struct drm_dp_aux *aux,
1201*4882a593Smuzhiyun unsigned int offset, u8 *valuep)
1202*4882a593Smuzhiyun {
1203*4882a593Smuzhiyun return drm_dp_dpcd_read(aux, offset, valuep, 1);
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun /**
1207*4882a593Smuzhiyun * drm_dp_dpcd_writeb() - write a single byte to the DPCD
1208*4882a593Smuzhiyun * @aux: DisplayPort AUX channel
1209*4882a593Smuzhiyun * @offset: address of the register to write
1210*4882a593Smuzhiyun * @value: value to write to the register
1211*4882a593Smuzhiyun *
1212*4882a593Smuzhiyun * Returns the number of bytes transferred (1) on success, or a negative
1213*4882a593Smuzhiyun * error code on failure.
1214*4882a593Smuzhiyun */
drm_dp_dpcd_writeb(struct drm_dp_aux * aux,unsigned int offset,u8 value)1215*4882a593Smuzhiyun static inline ssize_t drm_dp_dpcd_writeb(struct drm_dp_aux *aux,
1216*4882a593Smuzhiyun unsigned int offset, u8 value)
1217*4882a593Smuzhiyun {
1218*4882a593Smuzhiyun return drm_dp_dpcd_write(aux, offset, &value, 1);
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun int drm_dp_read_dpcd_caps(struct drm_dp_aux *aux,
1222*4882a593Smuzhiyun u8 dpcd[DP_RECEIVER_CAP_SIZE]);
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux,
1225*4882a593Smuzhiyun u8 status[DP_LINK_STATUS_SIZE]);
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun int drm_dp_i2c_xfer(struct ddc_adapter *adapter, struct i2c_msg *msgs,
1228*4882a593Smuzhiyun int num);
1229*4882a593Smuzhiyun #endif /* _DRM_DP_HELPER_H_ */
1230