xref: /OK3568_Linux_fs/u-boot/include/ddr_spd.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2008-2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef _DDR_SPD_H_
8*4882a593Smuzhiyun #define _DDR_SPD_H_
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * Format from "JEDEC Standard No. 21-C,
12*4882a593Smuzhiyun  * Appendix D: Rev 1.0: SPD's for DDR SDRAM
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun typedef struct ddr1_spd_eeprom_s {
15*4882a593Smuzhiyun 	unsigned char info_size;   /*  0 # bytes written into serial memory */
16*4882a593Smuzhiyun 	unsigned char chip_size;   /*  1 Total # bytes of SPD memory device */
17*4882a593Smuzhiyun 	unsigned char mem_type;    /*  2 Fundamental memory type */
18*4882a593Smuzhiyun 	unsigned char nrow_addr;   /*  3 # of Row Addresses on this assembly */
19*4882a593Smuzhiyun 	unsigned char ncol_addr;   /*  4 # of Column Addrs on this assembly */
20*4882a593Smuzhiyun 	unsigned char nrows;       /*  5 Number of DIMM Banks */
21*4882a593Smuzhiyun 	unsigned char dataw_lsb;   /*  6 Data Width of this assembly */
22*4882a593Smuzhiyun 	unsigned char dataw_msb;   /*  7 ... Data Width continuation */
23*4882a593Smuzhiyun 	unsigned char voltage;     /*  8 Voltage intf std of this assembly */
24*4882a593Smuzhiyun 	unsigned char clk_cycle;   /*  9 SDRAM Cycle time @ CL=X */
25*4882a593Smuzhiyun 	unsigned char clk_access;  /* 10 SDRAM Access from Clk @ CL=X (tAC) */
26*4882a593Smuzhiyun 	unsigned char config;      /* 11 DIMM Configuration type */
27*4882a593Smuzhiyun 	unsigned char refresh;     /* 12 Refresh Rate/Type */
28*4882a593Smuzhiyun 	unsigned char primw;       /* 13 Primary SDRAM Width */
29*4882a593Smuzhiyun 	unsigned char ecw;         /* 14 Error Checking SDRAM width */
30*4882a593Smuzhiyun 	unsigned char min_delay;   /* 15 for Back to Back Random Address */
31*4882a593Smuzhiyun 	unsigned char burstl;      /* 16 Burst Lengths Supported */
32*4882a593Smuzhiyun 	unsigned char nbanks;      /* 17 # of Banks on SDRAM Device */
33*4882a593Smuzhiyun 	unsigned char cas_lat;     /* 18 CAS# Latencies Supported */
34*4882a593Smuzhiyun 	unsigned char cs_lat;      /* 19 CS# Latency */
35*4882a593Smuzhiyun 	unsigned char write_lat;   /* 20 Write Latency (aka Write Recovery) */
36*4882a593Smuzhiyun 	unsigned char mod_attr;    /* 21 SDRAM Module Attributes */
37*4882a593Smuzhiyun 	unsigned char dev_attr;    /* 22 SDRAM Device Attributes */
38*4882a593Smuzhiyun 	unsigned char clk_cycle2;  /* 23 Min SDRAM Cycle time @ CL=X-0.5 */
39*4882a593Smuzhiyun 	unsigned char clk_access2; /* 24 SDRAM Access from
40*4882a593Smuzhiyun 					 Clk @ CL=X-0.5 (tAC) */
41*4882a593Smuzhiyun 	unsigned char clk_cycle3;  /* 25 Min SDRAM Cycle time @ CL=X-1 */
42*4882a593Smuzhiyun 	unsigned char clk_access3; /* 26 Max Access from Clk @ CL=X-1 (tAC) */
43*4882a593Smuzhiyun 	unsigned char trp;         /* 27 Min Row Precharge Time (tRP)*/
44*4882a593Smuzhiyun 	unsigned char trrd;        /* 28 Min Row Active to Row Active (tRRD) */
45*4882a593Smuzhiyun 	unsigned char trcd;        /* 29 Min RAS to CAS Delay (tRCD) */
46*4882a593Smuzhiyun 	unsigned char tras;        /* 30 Minimum RAS Pulse Width (tRAS) */
47*4882a593Smuzhiyun 	unsigned char bank_dens;   /* 31 Density of each bank on module */
48*4882a593Smuzhiyun 	unsigned char ca_setup;    /* 32 Addr + Cmd Setup Time Before Clk */
49*4882a593Smuzhiyun 	unsigned char ca_hold;     /* 33 Addr + Cmd Hold Time After Clk */
50*4882a593Smuzhiyun 	unsigned char data_setup;  /* 34 Data Input Setup Time Before Strobe */
51*4882a593Smuzhiyun 	unsigned char data_hold;   /* 35 Data Input Hold Time After Strobe */
52*4882a593Smuzhiyun 	unsigned char res_36_40[5];/* 36-40 reserved for VCSDRAM */
53*4882a593Smuzhiyun 	unsigned char trc;         /* 41 Min Active to Auto refresh time tRC */
54*4882a593Smuzhiyun 	unsigned char trfc;        /* 42 Min Auto to Active period tRFC */
55*4882a593Smuzhiyun 	unsigned char tckmax;      /* 43 Max device cycle time tCKmax */
56*4882a593Smuzhiyun 	unsigned char tdqsq;       /* 44 Max DQS to DQ skew (tDQSQ max) */
57*4882a593Smuzhiyun 	unsigned char tqhs;        /* 45 Max Read DataHold skew (tQHS) */
58*4882a593Smuzhiyun 	unsigned char res_46;      /* 46 Reserved */
59*4882a593Smuzhiyun 	unsigned char dimm_height; /* 47 DDR SDRAM DIMM Height */
60*4882a593Smuzhiyun 	unsigned char res_48_61[14]; /* 48-61 Reserved */
61*4882a593Smuzhiyun 	unsigned char spd_rev;     /* 62 SPD Data Revision Code */
62*4882a593Smuzhiyun 	unsigned char cksum;       /* 63 Checksum for bytes 0-62 */
63*4882a593Smuzhiyun 	unsigned char mid[8];      /* 64-71 Mfr's JEDEC ID code per JEP-106 */
64*4882a593Smuzhiyun 	unsigned char mloc;        /* 72 Manufacturing Location */
65*4882a593Smuzhiyun 	unsigned char mpart[18];   /* 73 Manufacturer's Part Number */
66*4882a593Smuzhiyun 	unsigned char rev[2];      /* 91 Revision Code */
67*4882a593Smuzhiyun 	unsigned char mdate[2];    /* 93 Manufacturing Date */
68*4882a593Smuzhiyun 	unsigned char sernum[4];   /* 95 Assembly Serial Number */
69*4882a593Smuzhiyun 	unsigned char mspec[27];   /* 99-127 Manufacturer Specific Data */
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun } ddr1_spd_eeprom_t;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /*
74*4882a593Smuzhiyun  * Format from "JEDEC Appendix X: Serial Presence Detects for DDR2 SDRAM",
75*4882a593Smuzhiyun  * SPD Revision 1.2
76*4882a593Smuzhiyun  */
77*4882a593Smuzhiyun typedef struct ddr2_spd_eeprom_s {
78*4882a593Smuzhiyun 	unsigned char info_size;   /*  0 # bytes written into serial memory */
79*4882a593Smuzhiyun 	unsigned char chip_size;   /*  1 Total # bytes of SPD memory device */
80*4882a593Smuzhiyun 	unsigned char mem_type;    /*  2 Fundamental memory type */
81*4882a593Smuzhiyun 	unsigned char nrow_addr;   /*  3 # of Row Addresses on this assembly */
82*4882a593Smuzhiyun 	unsigned char ncol_addr;   /*  4 # of Column Addrs on this assembly */
83*4882a593Smuzhiyun 	unsigned char mod_ranks;   /*  5 Number of DIMM Ranks */
84*4882a593Smuzhiyun 	unsigned char dataw;       /*  6 Module Data Width */
85*4882a593Smuzhiyun 	unsigned char res_7;       /*  7 Reserved */
86*4882a593Smuzhiyun 	unsigned char voltage;     /*  8 Voltage intf std of this assembly */
87*4882a593Smuzhiyun 	unsigned char clk_cycle;   /*  9 SDRAM Cycle time @ CL=X */
88*4882a593Smuzhiyun 	unsigned char clk_access;  /* 10 SDRAM Access from Clk @ CL=X (tAC) */
89*4882a593Smuzhiyun 	unsigned char config;      /* 11 DIMM Configuration type */
90*4882a593Smuzhiyun 	unsigned char refresh;     /* 12 Refresh Rate/Type */
91*4882a593Smuzhiyun 	unsigned char primw;       /* 13 Primary SDRAM Width */
92*4882a593Smuzhiyun 	unsigned char ecw;         /* 14 Error Checking SDRAM width */
93*4882a593Smuzhiyun 	unsigned char res_15;      /* 15 Reserved */
94*4882a593Smuzhiyun 	unsigned char burstl;      /* 16 Burst Lengths Supported */
95*4882a593Smuzhiyun 	unsigned char nbanks;      /* 17 # of Banks on Each SDRAM Device */
96*4882a593Smuzhiyun 	unsigned char cas_lat;     /* 18 CAS# Latencies Supported */
97*4882a593Smuzhiyun 	unsigned char mech_char;   /* 19 DIMM Mechanical Characteristics */
98*4882a593Smuzhiyun 	unsigned char dimm_type;   /* 20 DIMM type information */
99*4882a593Smuzhiyun 	unsigned char mod_attr;    /* 21 SDRAM Module Attributes */
100*4882a593Smuzhiyun 	unsigned char dev_attr;    /* 22 SDRAM Device Attributes */
101*4882a593Smuzhiyun 	unsigned char clk_cycle2;  /* 23 Min SDRAM Cycle time @ CL=X-1 */
102*4882a593Smuzhiyun 	unsigned char clk_access2; /* 24 SDRAM Access from Clk @ CL=X-1 (tAC) */
103*4882a593Smuzhiyun 	unsigned char clk_cycle3;  /* 25 Min SDRAM Cycle time @ CL=X-2 */
104*4882a593Smuzhiyun 	unsigned char clk_access3; /* 26 Max Access from Clk @ CL=X-2 (tAC) */
105*4882a593Smuzhiyun 	unsigned char trp;         /* 27 Min Row Precharge Time (tRP)*/
106*4882a593Smuzhiyun 	unsigned char trrd;        /* 28 Min Row Active to Row Active (tRRD) */
107*4882a593Smuzhiyun 	unsigned char trcd;        /* 29 Min RAS to CAS Delay (tRCD) */
108*4882a593Smuzhiyun 	unsigned char tras;        /* 30 Minimum RAS Pulse Width (tRAS) */
109*4882a593Smuzhiyun 	unsigned char rank_dens;   /* 31 Density of each rank on module */
110*4882a593Smuzhiyun 	unsigned char ca_setup;    /* 32 Addr+Cmd Setup Time Before Clk (tIS) */
111*4882a593Smuzhiyun 	unsigned char ca_hold;     /* 33 Addr+Cmd Hold Time After Clk (tIH) */
112*4882a593Smuzhiyun 	unsigned char data_setup;  /* 34 Data Input Setup Time
113*4882a593Smuzhiyun 					 Before Strobe (tDS) */
114*4882a593Smuzhiyun 	unsigned char data_hold;   /* 35 Data Input Hold Time
115*4882a593Smuzhiyun 					 After Strobe (tDH) */
116*4882a593Smuzhiyun 	unsigned char twr;         /* 36 Write Recovery time tWR */
117*4882a593Smuzhiyun 	unsigned char twtr;        /* 37 Int write to read delay tWTR */
118*4882a593Smuzhiyun 	unsigned char trtp;        /* 38 Int read to precharge delay tRTP */
119*4882a593Smuzhiyun 	unsigned char mem_probe;   /* 39 Mem analysis probe characteristics */
120*4882a593Smuzhiyun 	unsigned char trctrfc_ext; /* 40 Extensions to trc and trfc */
121*4882a593Smuzhiyun 	unsigned char trc;         /* 41 Min Active to Auto refresh time tRC */
122*4882a593Smuzhiyun 	unsigned char trfc;        /* 42 Min Auto to Active period tRFC */
123*4882a593Smuzhiyun 	unsigned char tckmax;      /* 43 Max device cycle time tCKmax */
124*4882a593Smuzhiyun 	unsigned char tdqsq;       /* 44 Max DQS to DQ skew (tDQSQ max) */
125*4882a593Smuzhiyun 	unsigned char tqhs;        /* 45 Max Read DataHold skew (tQHS) */
126*4882a593Smuzhiyun 	unsigned char pll_relock;  /* 46 PLL Relock time */
127*4882a593Smuzhiyun 	unsigned char t_casemax;    /* 47 Tcasemax */
128*4882a593Smuzhiyun 	unsigned char psi_ta_dram;  /* 48 Thermal Resistance of DRAM Package from
129*4882a593Smuzhiyun 					 Top (Case) to Ambient (Psi T-A DRAM) */
130*4882a593Smuzhiyun 	unsigned char dt0_mode;    /* 49 DRAM Case Temperature Rise from Ambient
131*4882a593Smuzhiyun 					 due to Activate-Precharge/Mode Bits
132*4882a593Smuzhiyun 					 (DT0/Mode Bits) */
133*4882a593Smuzhiyun 	unsigned char dt2n_dt2q;   /* 50 DRAM Case Temperature Rise from Ambient
134*4882a593Smuzhiyun 					 due to Precharge/Quiet Standby
135*4882a593Smuzhiyun 					 (DT2N/DT2Q) */
136*4882a593Smuzhiyun 	unsigned char dt2p;        /* 51 DRAM Case Temperature Rise from Ambient
137*4882a593Smuzhiyun 					 due to Precharge Power-Down (DT2P) */
138*4882a593Smuzhiyun 	unsigned char dt3n;        /* 52 DRAM Case Temperature Rise from Ambient
139*4882a593Smuzhiyun 					 due to Active Standby (DT3N) */
140*4882a593Smuzhiyun 	unsigned char dt3pfast;    /* 53 DRAM Case Temperature Rise from Ambient
141*4882a593Smuzhiyun 					 due to Active Power-Down with
142*4882a593Smuzhiyun 					 Fast PDN Exit (DT3Pfast) */
143*4882a593Smuzhiyun 	unsigned char dt3pslow;    /* 54 DRAM Case Temperature Rise from Ambient
144*4882a593Smuzhiyun 					 due to Active Power-Down with Slow
145*4882a593Smuzhiyun 					 PDN Exit (DT3Pslow) */
146*4882a593Smuzhiyun 	unsigned char dt4r_dt4r4w; /* 55 DRAM Case Temperature Rise from Ambient
147*4882a593Smuzhiyun 					 due to Page Open Burst Read/DT4R4W
148*4882a593Smuzhiyun 					 Mode Bit (DT4R/DT4R4W Mode Bit) */
149*4882a593Smuzhiyun 	unsigned char dt5b;        /* 56 DRAM Case Temperature Rise from Ambient
150*4882a593Smuzhiyun 					 due to Burst Refresh (DT5B) */
151*4882a593Smuzhiyun 	unsigned char dt7;         /* 57 DRAM Case Temperature Rise from Ambient
152*4882a593Smuzhiyun 					 due to Bank Interleave Reads with
153*4882a593Smuzhiyun 					 Auto-Precharge (DT7) */
154*4882a593Smuzhiyun 	unsigned char psi_ta_pll;  /* 58 Thermal Resistance of PLL Package form
155*4882a593Smuzhiyun 					 Top (Case) to Ambient (Psi T-A PLL) */
156*4882a593Smuzhiyun 	unsigned char psi_ta_reg;    /* 59 Thermal Reisitance of Register Package
157*4882a593Smuzhiyun 					 from Top (Case) to Ambient
158*4882a593Smuzhiyun 					 (Psi T-A Register) */
159*4882a593Smuzhiyun 	unsigned char dtpllactive; /* 60 PLL Case Temperature Rise from Ambient
160*4882a593Smuzhiyun 					 due to PLL Active (DT PLL Active) */
161*4882a593Smuzhiyun 	unsigned char dtregact;    /* 61 Register Case Temperature Rise from
162*4882a593Smuzhiyun 					 Ambient due to Register Active/Mode Bit
163*4882a593Smuzhiyun 					 (DT Register Active/Mode Bit) */
164*4882a593Smuzhiyun 	unsigned char spd_rev;     /* 62 SPD Data Revision Code */
165*4882a593Smuzhiyun 	unsigned char cksum;       /* 63 Checksum for bytes 0-62 */
166*4882a593Smuzhiyun 	unsigned char mid[8];      /* 64 Mfr's JEDEC ID code per JEP-106 */
167*4882a593Smuzhiyun 	unsigned char mloc;        /* 72 Manufacturing Location */
168*4882a593Smuzhiyun 	unsigned char mpart[18];   /* 73 Manufacturer's Part Number */
169*4882a593Smuzhiyun 	unsigned char rev[2];      /* 91 Revision Code */
170*4882a593Smuzhiyun 	unsigned char mdate[2];    /* 93 Manufacturing Date */
171*4882a593Smuzhiyun 	unsigned char sernum[4];   /* 95 Assembly Serial Number */
172*4882a593Smuzhiyun 	unsigned char mspec[27];   /* 99-127 Manufacturer Specific Data */
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun } ddr2_spd_eeprom_t;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun typedef struct ddr3_spd_eeprom_s {
177*4882a593Smuzhiyun 	/* General Section: Bytes 0-59 */
178*4882a593Smuzhiyun 	unsigned char info_size_crc;   /*  0 # bytes written into serial memory,
179*4882a593Smuzhiyun 					     CRC coverage */
180*4882a593Smuzhiyun 	unsigned char spd_rev;         /*  1 Total # bytes of SPD mem device */
181*4882a593Smuzhiyun 	unsigned char mem_type;        /*  2 Key Byte / Fundamental mem type */
182*4882a593Smuzhiyun 	unsigned char module_type;     /*  3 Key Byte / Module Type */
183*4882a593Smuzhiyun 	unsigned char density_banks;   /*  4 SDRAM Density and Banks */
184*4882a593Smuzhiyun 	unsigned char addressing;      /*  5 SDRAM Addressing */
185*4882a593Smuzhiyun 	unsigned char module_vdd;      /*  6 Module nominal voltage, VDD */
186*4882a593Smuzhiyun 	unsigned char organization;    /*  7 Module Organization */
187*4882a593Smuzhiyun 	unsigned char bus_width;       /*  8 Module Memory Bus Width */
188*4882a593Smuzhiyun 	unsigned char ftb_div;         /*  9 Fine Timebase (FTB)
189*4882a593Smuzhiyun 					     Dividend / Divisor */
190*4882a593Smuzhiyun 	unsigned char mtb_dividend;    /* 10 Medium Timebase (MTB) Dividend */
191*4882a593Smuzhiyun 	unsigned char mtb_divisor;     /* 11 Medium Timebase (MTB) Divisor */
192*4882a593Smuzhiyun 	unsigned char tck_min;         /* 12 SDRAM Minimum Cycle Time */
193*4882a593Smuzhiyun 	unsigned char res_13;          /* 13 Reserved */
194*4882a593Smuzhiyun 	unsigned char caslat_lsb;      /* 14 CAS Latencies Supported,
195*4882a593Smuzhiyun 					     Least Significant Byte */
196*4882a593Smuzhiyun 	unsigned char caslat_msb;      /* 15 CAS Latencies Supported,
197*4882a593Smuzhiyun 					     Most Significant Byte */
198*4882a593Smuzhiyun 	unsigned char taa_min;         /* 16 Min CAS Latency Time */
199*4882a593Smuzhiyun 	unsigned char twr_min;         /* 17 Min Write REcovery Time */
200*4882a593Smuzhiyun 	unsigned char trcd_min;        /* 18 Min RAS# to CAS# Delay Time */
201*4882a593Smuzhiyun 	unsigned char trrd_min;        /* 19 Min Row Active to
202*4882a593Smuzhiyun 					     Row Active Delay Time */
203*4882a593Smuzhiyun 	unsigned char trp_min;         /* 20 Min Row Precharge Delay Time */
204*4882a593Smuzhiyun 	unsigned char tras_trc_ext;    /* 21 Upper Nibbles for tRAS and tRC */
205*4882a593Smuzhiyun 	unsigned char tras_min_lsb;    /* 22 Min Active to Precharge
206*4882a593Smuzhiyun 					     Delay Time */
207*4882a593Smuzhiyun 	unsigned char trc_min_lsb;     /* 23 Min Active to Active/Refresh
208*4882a593Smuzhiyun 					     Delay Time, LSB */
209*4882a593Smuzhiyun 	unsigned char trfc_min_lsb;    /* 24 Min Refresh Recovery Delay Time */
210*4882a593Smuzhiyun 	unsigned char trfc_min_msb;    /* 25 Min Refresh Recovery Delay Time */
211*4882a593Smuzhiyun 	unsigned char twtr_min;        /* 26 Min Internal Write to
212*4882a593Smuzhiyun 					     Read Command Delay Time */
213*4882a593Smuzhiyun 	unsigned char trtp_min;        /* 27 Min Internal Read to Precharge
214*4882a593Smuzhiyun 					     Command Delay Time */
215*4882a593Smuzhiyun 	unsigned char tfaw_msb;        /* 28 Upper Nibble for tFAW */
216*4882a593Smuzhiyun 	unsigned char tfaw_min;        /* 29 Min Four Activate Window
217*4882a593Smuzhiyun 					     Delay Time*/
218*4882a593Smuzhiyun 	unsigned char opt_features;    /* 30 SDRAM Optional Features */
219*4882a593Smuzhiyun 	unsigned char therm_ref_opt;   /* 31 SDRAM Thermal and Refresh Opts */
220*4882a593Smuzhiyun 	unsigned char therm_sensor;    /* 32 Module Thermal Sensor */
221*4882a593Smuzhiyun 	unsigned char device_type;     /* 33 SDRAM device type */
222*4882a593Smuzhiyun 	int8_t fine_tck_min;	       /* 34 Fine offset for tCKmin */
223*4882a593Smuzhiyun 	int8_t fine_taa_min;	       /* 35 Fine offset for tAAmin */
224*4882a593Smuzhiyun 	int8_t fine_trcd_min;	       /* 36 Fine offset for tRCDmin */
225*4882a593Smuzhiyun 	int8_t fine_trp_min;	       /* 37 Fine offset for tRPmin */
226*4882a593Smuzhiyun 	int8_t fine_trc_min;	       /* 38 Fine offset for tRCmin */
227*4882a593Smuzhiyun 	unsigned char res_39_59[21];   /* 39-59 Reserved, General Section */
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/* Module-Specific Section: Bytes 60-116 */
230*4882a593Smuzhiyun 	union {
231*4882a593Smuzhiyun 		struct {
232*4882a593Smuzhiyun 			/* 60 (Unbuffered) Module Nominal Height */
233*4882a593Smuzhiyun 			unsigned char mod_height;
234*4882a593Smuzhiyun 			/* 61 (Unbuffered) Module Maximum Thickness */
235*4882a593Smuzhiyun 			unsigned char mod_thickness;
236*4882a593Smuzhiyun 			/* 62 (Unbuffered) Reference Raw Card Used */
237*4882a593Smuzhiyun 			unsigned char ref_raw_card;
238*4882a593Smuzhiyun 			/* 63 (Unbuffered) Address Mapping from
239*4882a593Smuzhiyun 			      Edge Connector to DRAM */
240*4882a593Smuzhiyun 			unsigned char addr_mapping;
241*4882a593Smuzhiyun 			/* 64-116 (Unbuffered) Reserved */
242*4882a593Smuzhiyun 			unsigned char res_64_116[53];
243*4882a593Smuzhiyun 		} unbuffered;
244*4882a593Smuzhiyun 		struct {
245*4882a593Smuzhiyun 			/* 60 (Registered) Module Nominal Height */
246*4882a593Smuzhiyun 			unsigned char mod_height;
247*4882a593Smuzhiyun 			/* 61 (Registered) Module Maximum Thickness */
248*4882a593Smuzhiyun 			unsigned char mod_thickness;
249*4882a593Smuzhiyun 			/* 62 (Registered) Reference Raw Card Used */
250*4882a593Smuzhiyun 			unsigned char ref_raw_card;
251*4882a593Smuzhiyun 			/* 63 DIMM Module Attributes */
252*4882a593Smuzhiyun 			unsigned char modu_attr;
253*4882a593Smuzhiyun 			/* 64 RDIMM Thermal Heat Spreader Solution */
254*4882a593Smuzhiyun 			unsigned char thermal;
255*4882a593Smuzhiyun 			/* 65 Register Manufacturer ID Code, Least Significant Byte */
256*4882a593Smuzhiyun 			unsigned char reg_id_lo;
257*4882a593Smuzhiyun 			/* 66 Register Manufacturer ID Code, Most Significant Byte */
258*4882a593Smuzhiyun 			unsigned char reg_id_hi;
259*4882a593Smuzhiyun 			/* 67 Register Revision Number */
260*4882a593Smuzhiyun 			unsigned char reg_rev;
261*4882a593Smuzhiyun 			/* 68 Register Type */
262*4882a593Smuzhiyun 			unsigned char reg_type;
263*4882a593Smuzhiyun 			/* 69-76 RC1,3,5...15 (MS Nibble) / RC0,2,4...14 (LS Nibble) */
264*4882a593Smuzhiyun 			unsigned char rcw[8];
265*4882a593Smuzhiyun 		} registered;
266*4882a593Smuzhiyun 		unsigned char uc[57]; /* 60-116 Module-Specific Section */
267*4882a593Smuzhiyun 	} mod_section;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/* Unique Module ID: Bytes 117-125 */
270*4882a593Smuzhiyun 	unsigned char mmid_lsb;        /* 117 Module MfgID Code LSB - JEP-106 */
271*4882a593Smuzhiyun 	unsigned char mmid_msb;        /* 118 Module MfgID Code MSB - JEP-106 */
272*4882a593Smuzhiyun 	unsigned char mloc;            /* 119 Mfg Location */
273*4882a593Smuzhiyun 	unsigned char mdate[2];        /* 120-121 Mfg Date */
274*4882a593Smuzhiyun 	unsigned char sernum[4];       /* 122-125 Module Serial Number */
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	/* CRC: Bytes 126-127 */
277*4882a593Smuzhiyun 	unsigned char crc[2];          /* 126-127 SPD CRC */
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	/* Other Manufacturer Fields and User Space: Bytes 128-255 */
280*4882a593Smuzhiyun 	unsigned char mpart[18];       /* 128-145 Mfg's Module Part Number */
281*4882a593Smuzhiyun 	unsigned char mrev[2];         /* 146-147 Module Revision Code */
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	unsigned char dmid_lsb;        /* 148 DRAM MfgID Code LSB - JEP-106 */
284*4882a593Smuzhiyun 	unsigned char dmid_msb;        /* 149 DRAM MfgID Code MSB - JEP-106 */
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	unsigned char msd[26];         /* 150-175 Mfg's Specific Data */
287*4882a593Smuzhiyun 	unsigned char cust[80];        /* 176-255 Open for Customer Use */
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun } ddr3_spd_eeprom_t;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun /* From JEEC Standard No. 21-C release 23A */
292*4882a593Smuzhiyun struct ddr4_spd_eeprom_s {
293*4882a593Smuzhiyun 	/* General Section: Bytes 0-127 */
294*4882a593Smuzhiyun 	uint8_t info_size_crc;		/*  0 # bytes */
295*4882a593Smuzhiyun 	uint8_t spd_rev;		/*  1 Total # bytes of SPD */
296*4882a593Smuzhiyun 	uint8_t mem_type;		/*  2 Key Byte / mem type */
297*4882a593Smuzhiyun 	uint8_t module_type;		/*  3 Key Byte / Module Type */
298*4882a593Smuzhiyun 	uint8_t density_banks;		/*  4 Density and Banks	*/
299*4882a593Smuzhiyun 	uint8_t addressing;		/*  5 Addressing */
300*4882a593Smuzhiyun 	uint8_t package_type;		/*  6 Package type */
301*4882a593Smuzhiyun 	uint8_t opt_feature;		/*  7 Optional features */
302*4882a593Smuzhiyun 	uint8_t thermal_ref;		/*  8 Thermal and refresh */
303*4882a593Smuzhiyun 	uint8_t oth_opt_features;	/*  9 Other optional features */
304*4882a593Smuzhiyun 	uint8_t res_10;			/* 10 Reserved */
305*4882a593Smuzhiyun 	uint8_t module_vdd;		/* 11 Module nominal voltage */
306*4882a593Smuzhiyun 	uint8_t organization;		/* 12 Module Organization */
307*4882a593Smuzhiyun 	uint8_t bus_width;		/* 13 Module Memory Bus Width */
308*4882a593Smuzhiyun 	uint8_t therm_sensor;		/* 14 Module Thermal Sensor */
309*4882a593Smuzhiyun 	uint8_t ext_type;		/* 15 Extended module type */
310*4882a593Smuzhiyun 	uint8_t res_16;
311*4882a593Smuzhiyun 	uint8_t timebases;		/* 17 MTb and FTB */
312*4882a593Smuzhiyun 	uint8_t tck_min;		/* 18 tCKAVGmin */
313*4882a593Smuzhiyun 	uint8_t tck_max;		/* 19 TCKAVGmax */
314*4882a593Smuzhiyun 	uint8_t caslat_b1;		/* 20 CAS latencies, 1st byte */
315*4882a593Smuzhiyun 	uint8_t caslat_b2;		/* 21 CAS latencies, 2nd byte */
316*4882a593Smuzhiyun 	uint8_t caslat_b3;		/* 22 CAS latencies, 3rd byte */
317*4882a593Smuzhiyun 	uint8_t caslat_b4;		/* 23 CAS latencies, 4th byte */
318*4882a593Smuzhiyun 	uint8_t taa_min;		/* 24 Min CAS Latency Time */
319*4882a593Smuzhiyun 	uint8_t trcd_min;		/* 25 Min RAS# to CAS# Delay Time */
320*4882a593Smuzhiyun 	uint8_t trp_min;		/* 26 Min Row Precharge Delay Time */
321*4882a593Smuzhiyun 	uint8_t tras_trc_ext;		/* 27 Upper Nibbles for tRAS and tRC */
322*4882a593Smuzhiyun 	uint8_t tras_min_lsb;		/* 28 tRASmin, lsb */
323*4882a593Smuzhiyun 	uint8_t trc_min_lsb;		/* 29 tRCmin, lsb */
324*4882a593Smuzhiyun 	uint8_t trfc1_min_lsb;		/* 30 Min Refresh Recovery Delay Time */
325*4882a593Smuzhiyun 	uint8_t trfc1_min_msb;		/* 31 Min Refresh Recovery Delay Time */
326*4882a593Smuzhiyun 	uint8_t trfc2_min_lsb;		/* 32 Min Refresh Recovery Delay Time */
327*4882a593Smuzhiyun 	uint8_t trfc2_min_msb;		/* 33 Min Refresh Recovery Delay Time */
328*4882a593Smuzhiyun 	uint8_t trfc4_min_lsb;		/* 34 Min Refresh Recovery Delay Time */
329*4882a593Smuzhiyun 	uint8_t trfc4_min_msb;		/* 35 Min Refresh Recovery Delay Time */
330*4882a593Smuzhiyun 	uint8_t tfaw_msb;		/* 36 Upper Nibble for tFAW */
331*4882a593Smuzhiyun 	uint8_t tfaw_min;		/* 37 tFAW, lsb */
332*4882a593Smuzhiyun 	uint8_t trrds_min;		/* 38 tRRD_Smin, MTB */
333*4882a593Smuzhiyun 	uint8_t trrdl_min;		/* 39 tRRD_Lmin, MTB */
334*4882a593Smuzhiyun 	uint8_t tccdl_min;		/* 40 tCCS_Lmin, MTB */
335*4882a593Smuzhiyun 	uint8_t res_41[60-41];		/* 41 Rserved */
336*4882a593Smuzhiyun 	uint8_t mapping[78-60];		/* 60~77 Connector to SDRAM bit map */
337*4882a593Smuzhiyun 	uint8_t res_78[117-78];		/* 78~116, Reserved */
338*4882a593Smuzhiyun 	int8_t fine_tccdl_min;		/* 117 Fine offset for tCCD_Lmin */
339*4882a593Smuzhiyun 	int8_t fine_trrdl_min;		/* 118 Fine offset for tRRD_Lmin */
340*4882a593Smuzhiyun 	int8_t fine_trrds_min;		/* 119 Fine offset for tRRD_Smin */
341*4882a593Smuzhiyun 	int8_t fine_trc_min;		/* 120 Fine offset for tRCmin */
342*4882a593Smuzhiyun 	int8_t fine_trp_min;		/* 121 Fine offset for tRPmin */
343*4882a593Smuzhiyun 	int8_t fine_trcd_min;		/* 122 Fine offset for tRCDmin */
344*4882a593Smuzhiyun 	int8_t fine_taa_min;		/* 123 Fine offset for tAAmin */
345*4882a593Smuzhiyun 	int8_t fine_tck_max;		/* 124 Fine offset for tCKAVGmax */
346*4882a593Smuzhiyun 	int8_t fine_tck_min;		/* 125 Fine offset for tCKAVGmin */
347*4882a593Smuzhiyun 	/* CRC: Bytes 126-127 */
348*4882a593Smuzhiyun 	uint8_t crc[2];			/* 126-127 SPD CRC */
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	/* Module-Specific Section: Bytes 128-255 */
351*4882a593Smuzhiyun 	union {
352*4882a593Smuzhiyun 		struct {
353*4882a593Smuzhiyun 			/* 128 (Unbuffered) Module Nominal Height */
354*4882a593Smuzhiyun 			uint8_t mod_height;
355*4882a593Smuzhiyun 			/* 129 (Unbuffered) Module Maximum Thickness */
356*4882a593Smuzhiyun 			uint8_t mod_thickness;
357*4882a593Smuzhiyun 			/* 130 (Unbuffered) Reference Raw Card Used */
358*4882a593Smuzhiyun 			uint8_t ref_raw_card;
359*4882a593Smuzhiyun 			/* 131 (Unbuffered) Address Mapping from
360*4882a593Smuzhiyun 			      Edge Connector to DRAM */
361*4882a593Smuzhiyun 			uint8_t addr_mapping;
362*4882a593Smuzhiyun 			/* 132~253 (Unbuffered) Reserved */
363*4882a593Smuzhiyun 			uint8_t res_132[254-132];
364*4882a593Smuzhiyun 			/* 254~255 CRC */
365*4882a593Smuzhiyun 			uint8_t crc[2];
366*4882a593Smuzhiyun 		} unbuffered;
367*4882a593Smuzhiyun 		struct {
368*4882a593Smuzhiyun 			/* 128 (Registered) Module Nominal Height */
369*4882a593Smuzhiyun 			uint8_t mod_height;
370*4882a593Smuzhiyun 			/* 129 (Registered) Module Maximum Thickness */
371*4882a593Smuzhiyun 			uint8_t mod_thickness;
372*4882a593Smuzhiyun 			/* 130 (Registered) Reference Raw Card Used */
373*4882a593Smuzhiyun 			uint8_t ref_raw_card;
374*4882a593Smuzhiyun 			/* 131 DIMM Module Attributes */
375*4882a593Smuzhiyun 			uint8_t modu_attr;
376*4882a593Smuzhiyun 			/* 132 RDIMM Thermal Heat Spreader Solution */
377*4882a593Smuzhiyun 			uint8_t thermal;
378*4882a593Smuzhiyun 			/* 133 Register Manufacturer ID Code, LSB */
379*4882a593Smuzhiyun 			uint8_t reg_id_lo;
380*4882a593Smuzhiyun 			/* 134 Register Manufacturer ID Code, MSB */
381*4882a593Smuzhiyun 			uint8_t reg_id_hi;
382*4882a593Smuzhiyun 			/* 135 Register Revision Number */
383*4882a593Smuzhiyun 			uint8_t reg_rev;
384*4882a593Smuzhiyun 			/* 136 Address mapping from register to DRAM */
385*4882a593Smuzhiyun 			uint8_t reg_map;
386*4882a593Smuzhiyun 			/* 137~253 Reserved */
387*4882a593Smuzhiyun 			uint8_t res_137[254-137];
388*4882a593Smuzhiyun 			/* 254~255 CRC */
389*4882a593Smuzhiyun 			uint8_t crc[2];
390*4882a593Smuzhiyun 		} registered;
391*4882a593Smuzhiyun 		struct {
392*4882a593Smuzhiyun 			/* 128 (Loadreduced) Module Nominal Height */
393*4882a593Smuzhiyun 			uint8_t mod_height;
394*4882a593Smuzhiyun 			/* 129 (Loadreduced) Module Maximum Thickness */
395*4882a593Smuzhiyun 			uint8_t mod_thickness;
396*4882a593Smuzhiyun 			/* 130 (Loadreduced) Reference Raw Card Used */
397*4882a593Smuzhiyun 			uint8_t ref_raw_card;
398*4882a593Smuzhiyun 			/* 131 DIMM Module Attributes */
399*4882a593Smuzhiyun 			uint8_t modu_attr;
400*4882a593Smuzhiyun 			/* 132 RDIMM Thermal Heat Spreader Solution */
401*4882a593Smuzhiyun 			uint8_t thermal;
402*4882a593Smuzhiyun 			/* 133 Register Manufacturer ID Code, LSB */
403*4882a593Smuzhiyun 			uint8_t reg_id_lo;
404*4882a593Smuzhiyun 			/* 134 Register Manufacturer ID Code, MSB */
405*4882a593Smuzhiyun 			uint8_t reg_id_hi;
406*4882a593Smuzhiyun 			/* 135 Register Revision Number */
407*4882a593Smuzhiyun 			uint8_t reg_rev;
408*4882a593Smuzhiyun 			/* 136 Address mapping from register to DRAM */
409*4882a593Smuzhiyun 			uint8_t reg_map;
410*4882a593Smuzhiyun 			/* 137 Register Output Drive Strength for CMD/Add*/
411*4882a593Smuzhiyun 			uint8_t reg_drv;
412*4882a593Smuzhiyun 			/* 138 Register Output Drive Strength for CK */
413*4882a593Smuzhiyun 			uint8_t reg_drv_ck;
414*4882a593Smuzhiyun 			/* 139 Data Buffer Revision Number */
415*4882a593Smuzhiyun 			uint8_t data_buf_rev;
416*4882a593Smuzhiyun 			/* 140 DRAM VrefDQ for Package Rank 0 */
417*4882a593Smuzhiyun 			uint8_t vrefqe_r0;
418*4882a593Smuzhiyun 			/* 141 DRAM VrefDQ for Package Rank 1 */
419*4882a593Smuzhiyun 			uint8_t vrefqe_r1;
420*4882a593Smuzhiyun 			/* 142 DRAM VrefDQ for Package Rank 2 */
421*4882a593Smuzhiyun 			uint8_t vrefqe_r2;
422*4882a593Smuzhiyun 			/* 143 DRAM VrefDQ for Package Rank 3 */
423*4882a593Smuzhiyun 			uint8_t vrefqe_r3;
424*4882a593Smuzhiyun 			/* 144 Data Buffer VrefDQ for DRAM Interface */
425*4882a593Smuzhiyun 			uint8_t data_intf;
426*4882a593Smuzhiyun 			/*
427*4882a593Smuzhiyun 			 * 145 Data Buffer MDQ Drive Strength and RTT
428*4882a593Smuzhiyun 			 * for data rate <= 1866
429*4882a593Smuzhiyun 			 */
430*4882a593Smuzhiyun 			uint8_t data_drv_1866;
431*4882a593Smuzhiyun 			/*
432*4882a593Smuzhiyun 			 * 146 Data Buffer MDQ Drive Strength and RTT
433*4882a593Smuzhiyun 			 * for 1866 < data rate <= 2400
434*4882a593Smuzhiyun 			 */
435*4882a593Smuzhiyun 			uint8_t data_drv_2400;
436*4882a593Smuzhiyun 			/*
437*4882a593Smuzhiyun 			 * 147 Data Buffer MDQ Drive Strength and RTT
438*4882a593Smuzhiyun 			 * for 2400 < data rate <= 3200
439*4882a593Smuzhiyun 			 */
440*4882a593Smuzhiyun 			uint8_t data_drv_3200;
441*4882a593Smuzhiyun 			/* 148 DRAM Drive Strength */
442*4882a593Smuzhiyun 			uint8_t dram_drv;
443*4882a593Smuzhiyun 			/*
444*4882a593Smuzhiyun 			 * 149 DRAM ODT (RTT_WR, RTT_NOM)
445*4882a593Smuzhiyun 			 * for data rate <= 1866
446*4882a593Smuzhiyun 			 */
447*4882a593Smuzhiyun 			uint8_t dram_odt_1866;
448*4882a593Smuzhiyun 			/*
449*4882a593Smuzhiyun 			 * 150 DRAM ODT (RTT_WR, RTT_NOM)
450*4882a593Smuzhiyun 			 * for 1866 < data rate <= 2400
451*4882a593Smuzhiyun 			 */
452*4882a593Smuzhiyun 			uint8_t dram_odt_2400;
453*4882a593Smuzhiyun 			/*
454*4882a593Smuzhiyun 			 * 151 DRAM ODT (RTT_WR, RTT_NOM)
455*4882a593Smuzhiyun 			 * for 2400 < data rate <= 3200
456*4882a593Smuzhiyun 			 */
457*4882a593Smuzhiyun 			uint8_t dram_odt_3200;
458*4882a593Smuzhiyun 			/*
459*4882a593Smuzhiyun 			 * 152 DRAM ODT (RTT_PARK)
460*4882a593Smuzhiyun 			 * for data rate <= 1866
461*4882a593Smuzhiyun 			 */
462*4882a593Smuzhiyun 			uint8_t dram_odt_park_1866;
463*4882a593Smuzhiyun 			/*
464*4882a593Smuzhiyun 			 * 153 DRAM ODT (RTT_PARK)
465*4882a593Smuzhiyun 			 * for 1866 < data rate <= 2400
466*4882a593Smuzhiyun 			 */
467*4882a593Smuzhiyun 			uint8_t dram_odt_park_2400;
468*4882a593Smuzhiyun 			/*
469*4882a593Smuzhiyun 			 * 154 DRAM ODT (RTT_PARK)
470*4882a593Smuzhiyun 			 * for 2400 < data rate <= 3200
471*4882a593Smuzhiyun 			 */
472*4882a593Smuzhiyun 			uint8_t dram_odt_park_3200;
473*4882a593Smuzhiyun 			uint8_t res_155[254-155];	/* Reserved */
474*4882a593Smuzhiyun 			/* 254~255 CRC */
475*4882a593Smuzhiyun 			uint8_t crc[2];
476*4882a593Smuzhiyun 		} loadreduced;
477*4882a593Smuzhiyun 		uint8_t uc[128]; /* 128-255 Module-Specific Section */
478*4882a593Smuzhiyun 	} mod_section;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	uint8_t res_256[320-256];	/* 256~319 Reserved */
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	/* Module supplier's data: Byte 320~383 */
483*4882a593Smuzhiyun 	uint8_t mmid_lsb;		/* 320 Module MfgID Code LSB */
484*4882a593Smuzhiyun 	uint8_t mmid_msb;		/* 321 Module MfgID Code MSB */
485*4882a593Smuzhiyun 	uint8_t mloc;			/* 322 Mfg Location */
486*4882a593Smuzhiyun 	uint8_t mdate[2];		/* 323~324 Mfg Date */
487*4882a593Smuzhiyun 	uint8_t sernum[4];		/* 325~328 Module Serial Number */
488*4882a593Smuzhiyun 	uint8_t mpart[20];		/* 329~348 Mfg's Module Part Number */
489*4882a593Smuzhiyun 	uint8_t mrev;			/* 349 Module Revision Code */
490*4882a593Smuzhiyun 	uint8_t dmid_lsb;		/* 350 DRAM MfgID Code LSB */
491*4882a593Smuzhiyun 	uint8_t dmid_msb;		/* 351 DRAM MfgID Code MSB */
492*4882a593Smuzhiyun 	uint8_t stepping;		/* 352 DRAM stepping */
493*4882a593Smuzhiyun 	uint8_t msd[29];		/* 353~381 Mfg's Specific Data */
494*4882a593Smuzhiyun 	uint8_t res_382[2];		/* 382~383 Reserved */
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	uint8_t user[512-384];		/* 384~511 End User Programmable */
497*4882a593Smuzhiyun };
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun extern unsigned int ddr1_spd_check(const ddr1_spd_eeprom_t *spd);
500*4882a593Smuzhiyun extern void ddr1_spd_dump(const ddr1_spd_eeprom_t *spd);
501*4882a593Smuzhiyun extern unsigned int ddr2_spd_check(const ddr2_spd_eeprom_t *spd);
502*4882a593Smuzhiyun extern void ddr2_spd_dump(const ddr2_spd_eeprom_t *spd);
503*4882a593Smuzhiyun extern unsigned int ddr3_spd_check(const ddr3_spd_eeprom_t *spd);
504*4882a593Smuzhiyun unsigned int ddr4_spd_check(const struct ddr4_spd_eeprom_s *spd);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun /*
507*4882a593Smuzhiyun  * Byte 2 Fundamental Memory Types.
508*4882a593Smuzhiyun  */
509*4882a593Smuzhiyun #define SPD_MEMTYPE_FPM		(0x01)
510*4882a593Smuzhiyun #define SPD_MEMTYPE_EDO		(0x02)
511*4882a593Smuzhiyun #define SPD_MEMTYPE_PIPE_NIBBLE	(0x03)
512*4882a593Smuzhiyun #define SPD_MEMTYPE_SDRAM	(0x04)
513*4882a593Smuzhiyun #define SPD_MEMTYPE_ROM		(0x05)
514*4882a593Smuzhiyun #define SPD_MEMTYPE_SGRAM	(0x06)
515*4882a593Smuzhiyun #define SPD_MEMTYPE_DDR		(0x07)
516*4882a593Smuzhiyun #define SPD_MEMTYPE_DDR2	(0x08)
517*4882a593Smuzhiyun #define SPD_MEMTYPE_DDR2_FBDIMM	(0x09)
518*4882a593Smuzhiyun #define SPD_MEMTYPE_DDR2_FBDIMM_PROBE	(0x0A)
519*4882a593Smuzhiyun #define SPD_MEMTYPE_DDR3	(0x0B)
520*4882a593Smuzhiyun #define SPD_MEMTYPE_DDR4	(0x0C)
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun /* DIMM Type for DDR2 SPD (according to v1.3) */
523*4882a593Smuzhiyun #define DDR2_SPD_DIMMTYPE_UNDEFINED	(0x00)
524*4882a593Smuzhiyun #define DDR2_SPD_DIMMTYPE_RDIMM		(0x01)
525*4882a593Smuzhiyun #define DDR2_SPD_DIMMTYPE_UDIMM		(0x02)
526*4882a593Smuzhiyun #define DDR2_SPD_DIMMTYPE_SO_DIMM	(0x04)
527*4882a593Smuzhiyun #define DDR2_SPD_DIMMTYPE_72B_SO_CDIMM	(0x06)
528*4882a593Smuzhiyun #define DDR2_SPD_DIMMTYPE_72B_SO_RDIMM	(0x07)
529*4882a593Smuzhiyun #define DDR2_SPD_DIMMTYPE_MICRO_DIMM	(0x08)
530*4882a593Smuzhiyun #define DDR2_SPD_DIMMTYPE_MINI_RDIMM	(0x10)
531*4882a593Smuzhiyun #define DDR2_SPD_DIMMTYPE_MINI_UDIMM	(0x20)
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun /* Byte 3 Key Byte / Module Type for DDR3 SPD */
534*4882a593Smuzhiyun #define DDR3_SPD_MODULETYPE_MASK	(0x0f)
535*4882a593Smuzhiyun #define DDR3_SPD_MODULETYPE_RDIMM	(0x01)
536*4882a593Smuzhiyun #define DDR3_SPD_MODULETYPE_UDIMM	(0x02)
537*4882a593Smuzhiyun #define DDR3_SPD_MODULETYPE_SO_DIMM	(0x03)
538*4882a593Smuzhiyun #define DDR3_SPD_MODULETYPE_MICRO_DIMM	(0x04)
539*4882a593Smuzhiyun #define DDR3_SPD_MODULETYPE_MINI_RDIMM	(0x05)
540*4882a593Smuzhiyun #define DDR3_SPD_MODULETYPE_MINI_UDIMM	(0x06)
541*4882a593Smuzhiyun #define DDR3_SPD_MODULETYPE_MINI_CDIMM	(0x07)
542*4882a593Smuzhiyun #define DDR3_SPD_MODULETYPE_72B_SO_UDIMM	(0x08)
543*4882a593Smuzhiyun #define DDR3_SPD_MODULETYPE_72B_SO_RDIMM	(0x09)
544*4882a593Smuzhiyun #define DDR3_SPD_MODULETYPE_72B_SO_CDIMM	(0x0A)
545*4882a593Smuzhiyun #define DDR3_SPD_MODULETYPE_LRDIMM	(0x0B)
546*4882a593Smuzhiyun #define DDR3_SPD_MODULETYPE_16B_SO_DIMM	(0x0C)
547*4882a593Smuzhiyun #define DDR3_SPD_MODULETYPE_32B_SO_DIMM	(0x0D)
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun /* DIMM Type for DDR4 SPD */
550*4882a593Smuzhiyun #define DDR4_SPD_MODULETYPE_MASK	(0x0f)
551*4882a593Smuzhiyun #define DDR4_SPD_MODULETYPE_EXT		(0x00)
552*4882a593Smuzhiyun #define DDR4_SPD_MODULETYPE_RDIMM	(0x01)
553*4882a593Smuzhiyun #define DDR4_SPD_MODULETYPE_UDIMM	(0x02)
554*4882a593Smuzhiyun #define DDR4_SPD_MODULETYPE_SO_DIMM	(0x03)
555*4882a593Smuzhiyun #define DDR4_SPD_MODULETYPE_LRDIMM	(0x04)
556*4882a593Smuzhiyun #define DDR4_SPD_MODULETYPE_MINI_RDIMM	(0x05)
557*4882a593Smuzhiyun #define DDR4_SPD_MODULETYPE_MINI_UDIMM	(0x06)
558*4882a593Smuzhiyun #define DDR4_SPD_MODULETYPE_72B_SO_UDIMM	(0x08)
559*4882a593Smuzhiyun #define DDR4_SPD_MODULETYPE_72B_SO_RDIMM	(0x09)
560*4882a593Smuzhiyun #define DDR4_SPD_MODULETYPE_16B_SO_DIMM	(0x0C)
561*4882a593Smuzhiyun #define DDR4_SPD_MODULETYPE_32B_SO_DIMM	(0x0D)
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun #endif /* _DDR_SPD_H_ */
564