xref: /OK3568_Linux_fs/u-boot/include/configs/xtfpga.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2007-2013 Tensilica, Inc.
3*4882a593Smuzhiyun  * Copyright (C) 2014 - 2016 Cadence Design Systems Inc.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef __CONFIG_H
9*4882a593Smuzhiyun #define __CONFIG_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <asm/arch/core.h>
12*4882a593Smuzhiyun #include <asm/addrspace.h>
13*4882a593Smuzhiyun #include <asm/config.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun  * The 'xtfpga' board describes a set of very similar boards with only minimal
17*4882a593Smuzhiyun  * differences.
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /*=====================*/
21*4882a593Smuzhiyun /* Board and Processor */
22*4882a593Smuzhiyun /*=====================*/
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define CONFIG_XTFPGA
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* FPGA CPU freq after init */
27*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ		(gd->cpu_clk)
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /*===================*/
30*4882a593Smuzhiyun /* RAM Layout        */
31*4882a593Smuzhiyun /*===================*/
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #if XCHAL_HAVE_PTP_MMU
34*4882a593Smuzhiyun #define CONFIG_SYS_MEMORY_BASE		\
35*4882a593Smuzhiyun 	(XCHAL_VECBASE_RESET_VADDR - XCHAL_VECBASE_RESET_PADDR)
36*4882a593Smuzhiyun #define CONFIG_SYS_IO_BASE		0xf0000000
37*4882a593Smuzhiyun #else
38*4882a593Smuzhiyun #define CONFIG_SYS_MEMORY_BASE		0x60000000
39*4882a593Smuzhiyun #define CONFIG_SYS_IO_BASE		0x90000000
40*4882a593Smuzhiyun #define CONFIG_MAX_MEM_MAPPED		0x10000000
41*4882a593Smuzhiyun #endif
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* Onboard RAM sizes:
44*4882a593Smuzhiyun  *
45*4882a593Smuzhiyun  * LX60		0x04000000		  64 MB
46*4882a593Smuzhiyun  * LX110	0x03000000		  48 MB
47*4882a593Smuzhiyun  * LX200	0x06000000		  96 MB
48*4882a593Smuzhiyun  * ML605	0x18000000		 384 MB
49*4882a593Smuzhiyun  * KC705	0x38000000		 896 MB
50*4882a593Smuzhiyun  *
51*4882a593Smuzhiyun  * noMMU configurations can only see first 256MB of onboard memory.
52*4882a593Smuzhiyun  */
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #if XCHAL_HAVE_PTP_MMU || CONFIG_BOARD_SDRAM_SIZE < 0x10000000
55*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE		CONFIG_BOARD_SDRAM_SIZE
56*4882a593Smuzhiyun #else
57*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE		0x10000000
58*4882a593Smuzhiyun #endif
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		MEMADDR(0x00000000)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* Lx60 can only map 128kb memory (instead of 256kb) when running under OCD */
63*4882a593Smuzhiyun #ifdef CONFIG_XTFPGA_LX60
64*4882a593Smuzhiyun # define CONFIG_SYS_MONITOR_LEN		0x00020000	/* 128KB */
65*4882a593Smuzhiyun #else
66*4882a593Smuzhiyun # define CONFIG_SYS_MONITOR_LEN		0x00040000	/* 256KB */
67*4882a593Smuzhiyun #endif
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(256 << 10)	/* heap  256KB */
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* Linux boot param area in RAM (used only when booting linux) */
72*4882a593Smuzhiyun #define CONFIG_SYS_BOOTPARAMS_LEN	(64  << 10)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* Memory test is destructive so default must not overlap vectors or U-Boot*/
75*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	MEMADDR(0x01000000)
76*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		MEMADDR(0x02000000)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* Load address for stand-alone applications.
79*4882a593Smuzhiyun  * MEMADDR cannot be used here, because the definition needs to be
80*4882a593Smuzhiyun  * a plain number as it's used as -Ttext argument for ld in standalone
81*4882a593Smuzhiyun  * example makefile.
82*4882a593Smuzhiyun  * Handle noMMU vs MMUv2 vs MMUv3 distinction here manually.
83*4882a593Smuzhiyun  */
84*4882a593Smuzhiyun #if XCHAL_HAVE_PTP_MMU
85*4882a593Smuzhiyun #if XCHAL_VECBASE_RESET_VADDR == XCHAL_VECBASE_RESET_PADDR
86*4882a593Smuzhiyun #define CONFIG_STANDALONE_LOAD_ADDR	0x00800000
87*4882a593Smuzhiyun #else
88*4882a593Smuzhiyun #define CONFIG_STANDALONE_LOAD_ADDR	0xd0800000
89*4882a593Smuzhiyun #endif
90*4882a593Smuzhiyun #else
91*4882a593Smuzhiyun #define CONFIG_STANDALONE_LOAD_ADDR	0x60800000
92*4882a593Smuzhiyun #endif
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #if defined(CONFIG_MAX_MEM_MAPPED) && \
95*4882a593Smuzhiyun 	CONFIG_MAX_MEM_MAPPED < CONFIG_SYS_SDRAM_SIZE
96*4882a593Smuzhiyun #define CONFIG_SYS_MEMORY_SIZE		CONFIG_MAX_MEM_MAPPED
97*4882a593Smuzhiyun #else
98*4882a593Smuzhiyun #define CONFIG_SYS_MEMORY_SIZE		CONFIG_SYS_SDRAM_SIZE
99*4882a593Smuzhiyun #endif
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define CONFIG_SYS_MEMORY_TOP		MEMADDR(CONFIG_SYS_MEMORY_SIZE)
102*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_ADDR		\
103*4882a593Smuzhiyun 	(CONFIG_SYS_MEMORY_TOP - CONFIG_SYS_MONITOR_LEN)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* Used by tftpboot; env var 'loadaddr' */
106*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR		MEMADDR(0x02000000)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /*==============================*/
109*4882a593Smuzhiyun /* U-Boot general configuration */
110*4882a593Smuzhiyun /*==============================*/
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define CONFIG_BOARD_POSTCLK_INIT
113*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define CONFIG_BOOTFILE			"uImage"
116*4882a593Smuzhiyun 	/* Console I/O Buffer Size  */
117*4882a593Smuzhiyun #define CONFIG_SYS_CBSIZE		1024
118*4882a593Smuzhiyun 	/* Boot Argument Buffer Size */
119*4882a593Smuzhiyun #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /*==============================*/
122*4882a593Smuzhiyun /* U-Boot autoboot configuration */
123*4882a593Smuzhiyun /*==============================*/
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define CONFIG_BOOT_RETRY_TIME		60	/* retry after 60 secs */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE			/* Support tab autocompletion */
128*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING
129*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP
130*4882a593Smuzhiyun #define CONFIG_MX_CYCLIC
131*4882a593Smuzhiyun #define CONFIG_SHOW_BOOT_PROGRESS
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /*=========================================*/
135*4882a593Smuzhiyun /* FPGA Registers (board info and control) */
136*4882a593Smuzhiyun /*=========================================*/
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun  * These assume FPGA bitstreams from Tensilica release RB and up. Earlier
140*4882a593Smuzhiyun  * releases may not provide any/all of these registers or at these offsets.
141*4882a593Smuzhiyun  * Some of the FPGA registers are broken down into bitfields described by
142*4882a593Smuzhiyun  * SHIFT left amount and field WIDTH (bits), and also by a bitMASK.
143*4882a593Smuzhiyun  */
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /* Date of FPGA bitstream build in binary coded decimal (BCD) */
146*4882a593Smuzhiyun #define CONFIG_SYS_FPGAREG_DATE		IOADDR(0x0D020000)
147*4882a593Smuzhiyun #define FPGAREG_MTH_SHIFT		24		/* BCD month 1..12 */
148*4882a593Smuzhiyun #define FPGAREG_MTH_WIDTH		8
149*4882a593Smuzhiyun #define FPGAREG_MTH_MASK		0xFF000000
150*4882a593Smuzhiyun #define FPGAREG_DAY_SHIFT		16		/* BCD day 1..31 */
151*4882a593Smuzhiyun #define FPGAREG_DAY_WIDTH		8
152*4882a593Smuzhiyun #define FPGAREG_DAY_MASK		0x00FF0000
153*4882a593Smuzhiyun #define FPGAREG_YEAR_SHIFT		0		/* BCD year 2001..9999*/
154*4882a593Smuzhiyun #define FPGAREG_YEAR_WIDTH		16
155*4882a593Smuzhiyun #define FPGAREG_YEAR_MASK		0x0000FFFF
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* FPGA core clock frequency in Hz (also input to UART) */
158*4882a593Smuzhiyun #define CONFIG_SYS_FPGAREG_FREQ	IOADDR(0x0D020004)	/* CPU clock frequency*/
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /*
161*4882a593Smuzhiyun  * DIP switch (left=sw1=lsb=bit0, right=sw8=msb=bit7; off=0, on=1):
162*4882a593Smuzhiyun  *   Bits 0..5 set the lower 6 bits of the default ethernet MAC.
163*4882a593Smuzhiyun  *   Bit 6 is reserved for future use by Tensilica.
164*4882a593Smuzhiyun  *   Bit 7 maps the first 128KB of ROM address space at CONFIG_SYS_ROM_BASE to
165*4882a593Smuzhiyun  *   the base of flash * (when on/1) or to the base of RAM (when off/0).
166*4882a593Smuzhiyun  */
167*4882a593Smuzhiyun #define CONFIG_SYS_FPGAREG_DIPSW	IOADDR(0x0D02000C)
168*4882a593Smuzhiyun #define FPGAREG_MAC_SHIFT		0	/* Ethernet MAC bits 0..5 */
169*4882a593Smuzhiyun #define FPGAREG_MAC_WIDTH		6
170*4882a593Smuzhiyun #define FPGAREG_MAC_MASK		0x3f
171*4882a593Smuzhiyun #define FPGAREG_BOOT_SHIFT		7	/* Boot ROM addr mapping */
172*4882a593Smuzhiyun #define FPGAREG_BOOT_WIDTH		1
173*4882a593Smuzhiyun #define FPGAREG_BOOT_MASK		0x80
174*4882a593Smuzhiyun #define FPGAREG_BOOT_RAM		0
175*4882a593Smuzhiyun #define FPGAREG_BOOT_FLASH		(1<<FPGAREG_BOOT_SHIFT)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /* Force hard reset of board by writing a code to this register */
178*4882a593Smuzhiyun #define CONFIG_SYS_FPGAREG_RESET	IOADDR(0x0D020010) /* Reset board .. */
179*4882a593Smuzhiyun #define CONFIG_SYS_FPGAREG_RESET_CODE	0x0000DEAD   /*  by writing this code */
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /*====================*/
182*4882a593Smuzhiyun /* Serial Driver Info */
183*4882a593Smuzhiyun /*====================*/
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL
186*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
187*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1		IOADDR(0x0D050020) /* Base address */
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /* Input clk to NS16550 (in Hz; the SYS_CLK_FREQ is in kHz) */
190*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK		CONFIG_SYS_CLK_FREQ
191*4882a593Smuzhiyun #define CONFIG_CONS_INDEX		1	/* use UART0 for console */
192*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun /*======================*/
195*4882a593Smuzhiyun /* Ethernet Driver Info */
196*4882a593Smuzhiyun /*======================*/
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define CONFIG_ETHBASE			00:50:C2:13:6f:00
199*4882a593Smuzhiyun #define CONFIG_SYS_ETHOC_BASE		IOADDR(0x0d030000)
200*4882a593Smuzhiyun #define CONFIG_SYS_ETHOC_BUFFER_ADDR	IOADDR(0x0D800000)
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun /*=====================*/
203*4882a593Smuzhiyun /* Flash & Environment */
204*4882a593Smuzhiyun /*=====================*/
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
207*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER			/* use generic CFI driver */
208*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
209*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS	1
210*4882a593Smuzhiyun #ifdef CONFIG_XTFPGA_LX60
211*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_SIZE		0x0040000	/* 4MB */
212*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_SECT_SZ	0x10000		/* block size 64KB */
213*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_PARMSECT_SZ	0x2000		/* param size  8KB */
214*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_BASE		IOADDR(0x08000000)
215*4882a593Smuzhiyun # define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE
216*4882a593Smuzhiyun #elif defined(CONFIG_XTFPGA_KC705)
217*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_SIZE		0x8000000	/* 128MB */
218*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_SECT_SZ	0x20000		/* block size 128KB */
219*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_PARMSECT_SZ	0x8000		/* param size 32KB */
220*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_BASE		IOADDR(0x00000000)
221*4882a593Smuzhiyun # define CONFIG_SYS_MONITOR_BASE	IOADDR(0x06000000)
222*4882a593Smuzhiyun #else
223*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_SIZE		0x1000000	/* 16MB */
224*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_SECT_SZ	0x20000		/* block size 128KB */
225*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_PARMSECT_SZ	0x8000		/* param size 32KB */
226*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_BASE		IOADDR(0x08000000)
227*4882a593Smuzhiyun # define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE
228*4882a593Smuzhiyun #endif
229*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT	\
230*4882a593Smuzhiyun 	(CONFIG_SYS_FLASH_SECT_SZ/CONFIG_SYS_FLASH_PARMSECT_SZ + \
231*4882a593Smuzhiyun 	 CONFIG_SYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ - 1)
232*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_PROTECTION		/* hw flash protection */
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /*
235*4882a593Smuzhiyun  * Put environment in top block (64kB)
236*4882a593Smuzhiyun  * Another option would be to put env. in 2nd param block offs 8KB, size 8KB
237*4882a593Smuzhiyun  */
238*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET    (CONFIG_SYS_FLASH_SIZE - CONFIG_SYS_FLASH_SECT_SZ)
239*4882a593Smuzhiyun #define CONFIG_ENV_SIZE	     CONFIG_SYS_FLASH_SECT_SZ
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /* print 'E' for empty sector on flinfo */
242*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #endif /* __CONFIG_H */
245