xref: /OK3568_Linux_fs/u-boot/include/configs/xpedite550x.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2010 Extreme Engineering Solutions, Inc.
3*4882a593Smuzhiyun  * Copyright 2007-2008 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun  * xpedite550x board configuration file
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #ifndef __CONFIG_H
12*4882a593Smuzhiyun #define __CONFIG_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun  * High Level Configuration Options
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun #define CONFIG_XPEDITE550X	1
18*4882a593Smuzhiyun #define CONFIG_SYS_BOARD_NAME	"XPedite5500"
19*4882a593Smuzhiyun #define CONFIG_SYS_FORM_PMC_XMC	1
20*4882a593Smuzhiyun #define CONFIG_PRPMC_PCI_ALIAS	"pci0"	/* Processor PMC interface on pci0 */
21*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R	/* Call board_pre_init */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE
24*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE	0xfff80000
25*4882a593Smuzhiyun #endif
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW	1	/* show pci devices on startup */
28*4882a593Smuzhiyun #define CONFIG_PCIE1		1	/* PCIE controller 1 (PEX8112 or XMC) */
29*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
30*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
31*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
32*4882a593Smuzhiyun #define CONFIG_FSL_PCIE_RESET	1	/* need PCIe reset errata */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun  * Multicore config
36*4882a593Smuzhiyun  */
37*4882a593Smuzhiyun #define CONFIG_MP
38*4882a593Smuzhiyun #define CONFIG_BPTR_VIRT_ADDR	0xee000000	/* virt boot page address */
39*4882a593Smuzhiyun #define CONFIG_MPC8xxx_DISABLE_BPTR		/* Don't leave BPTR enabled */
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /*
42*4882a593Smuzhiyun  * DDR config
43*4882a593Smuzhiyun  */
44*4882a593Smuzhiyun #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
45*4882a593Smuzhiyun #define CONFIG_DDR_SPD
46*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
47*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS			0x54
48*4882a593Smuzhiyun #define SPD_EEPROM_OFFSET		0x200	/* OFFSET of SPD in EEPROM */
49*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR	1
50*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL 2
51*4882a593Smuzhiyun #define CONFIG_DDR_ECC
52*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
53*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000 /* DDR is system memory*/
54*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
55*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #ifndef __ASSEMBLY__
58*4882a593Smuzhiyun extern unsigned long get_board_sys_clk(unsigned long dummy);
59*4882a593Smuzhiyun extern unsigned long get_board_ddr_clk(unsigned long dummy);
60*4882a593Smuzhiyun #endif
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0) /* sysclk for MPC85xx */
63*4882a593Smuzhiyun #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk(0) /* ddrclk for MPC85xx */
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun  * These can be toggled for performance analysis, otherwise use default.
67*4882a593Smuzhiyun  */
68*4882a593Smuzhiyun #define CONFIG_L2_CACHE			/* toggle L2 cache */
69*4882a593Smuzhiyun #define CONFIG_BTB			/* toggle branch predition */
70*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS	1
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR		0xef000000
73*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /*
76*4882a593Smuzhiyun  * Diagnostics
77*4882a593Smuzhiyun  */
78*4882a593Smuzhiyun #define CONFIG_SYS_ALT_MEMTEST
79*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	0x10000000
80*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		0x20000000
81*4882a593Smuzhiyun #define CONFIG_POST			(CONFIG_SYS_POST_MEMORY | \
82*4882a593Smuzhiyun 					 CONFIG_SYS_POST_I2C)
83*4882a593Smuzhiyun #define I2C_ADDR_LIST			{CONFIG_SYS_I2C_EEPROM_ADDR,	\
84*4882a593Smuzhiyun 					 CONFIG_SYS_I2C_LM75_ADDR,	\
85*4882a593Smuzhiyun 					 CONFIG_SYS_I2C_LM90_ADDR,	\
86*4882a593Smuzhiyun 					 CONFIG_SYS_I2C_PCA953X_ADDR0,	\
87*4882a593Smuzhiyun 					 CONFIG_SYS_I2C_PCA953X_ADDR2,	\
88*4882a593Smuzhiyun 					 CONFIG_SYS_I2C_PCA953X_ADDR3,	\
89*4882a593Smuzhiyun 					 CONFIG_SYS_I2C_RTC_ADDR}
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun  * Memory map
93*4882a593Smuzhiyun  * 0x0000_0000 0x7fff_ffff	DDR			2G Cacheable
94*4882a593Smuzhiyun  * 0x8000_0000 0xbfff_ffff	PCIe1 Mem		1G non-cacheable
95*4882a593Smuzhiyun  * 0xe000_0000 0xe7ff_ffff	SRAM/SSRAM/L1 Cache	128M non-cacheable
96*4882a593Smuzhiyun  * 0xe800_0000 0xe87f_ffff	PCIe1 IO		8M non-cacheable
97*4882a593Smuzhiyun  * 0xee00_0000 0xee00_ffff	Boot page translation	4K non-cacheable
98*4882a593Smuzhiyun  * 0xef00_0000 0xef0f_ffff	CCSR/IMMR		1M non-cacheable
99*4882a593Smuzhiyun  * 0xef80_0000 0xef8f_ffff	NAND Flash		1M non-cacheable
100*4882a593Smuzhiyun  * 0xf000_0000 0xf7ff_ffff	NOR Flash 2		128M non-cacheable
101*4882a593Smuzhiyun  * 0xf800_0000 0xffff_ffff	NOR Flash 1		128M non-cacheable
102*4882a593Smuzhiyun  */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LCRR	(LCRR_CLKDIV_8 | LCRR_EADC_3)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /*
107*4882a593Smuzhiyun  * NAND flash configuration
108*4882a593Smuzhiyun  */
109*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE		0xef800000
110*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE2		0xef840000 /* Unused at this time */
111*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST	{CONFIG_SYS_NAND_BASE, \
112*4882a593Smuzhiyun 					 CONFIG_SYS_NAND_BASE2}
113*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE	2
114*4882a593Smuzhiyun #define CONFIG_NAND_FSL_ELBC
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /*
117*4882a593Smuzhiyun  * NOR flash configuration
118*4882a593Smuzhiyun  */
119*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE		0xf8000000
120*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE2		0xf0000000
121*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
122*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
123*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
124*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
125*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
126*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER
127*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
128*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
129*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_AUTOPROTECT_LIST	{ {0xfff40000, 0xc0000}, \
130*4882a593Smuzhiyun 						  {0xf7f40000, 0xc0000} }
131*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun  * Chip select configuration
135*4882a593Smuzhiyun  */
136*4882a593Smuzhiyun /* NOR Flash 0 on CS0 */
137*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE	| \
138*4882a593Smuzhiyun 				 BR_PS_16		| \
139*4882a593Smuzhiyun 				 BR_V)
140*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM	(OR_AM_128MB		| \
141*4882a593Smuzhiyun 				 OR_GPCM_CSNT		| \
142*4882a593Smuzhiyun 				 OR_GPCM_XACS		| \
143*4882a593Smuzhiyun 				 OR_GPCM_ACS_DIV2	| \
144*4882a593Smuzhiyun 				 OR_GPCM_SCY_8		| \
145*4882a593Smuzhiyun 				 OR_GPCM_TRLX		| \
146*4882a593Smuzhiyun 				 OR_GPCM_EHTR		| \
147*4882a593Smuzhiyun 				 OR_GPCM_EAD)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* NOR Flash 1 on CS1 */
150*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_FLASH_BASE2	| \
151*4882a593Smuzhiyun 				 BR_PS_16		| \
152*4882a593Smuzhiyun 				 BR_V)
153*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_OR0_PRELIM
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* NAND flash on CS2 */
156*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM	(CONFIG_SYS_NAND_BASE	| \
157*4882a593Smuzhiyun 				 (2<<BR_DECC_SHIFT)	| \
158*4882a593Smuzhiyun 				 BR_PS_8		| \
159*4882a593Smuzhiyun 				 BR_MS_FCM		| \
160*4882a593Smuzhiyun 				 BR_V)
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /* NAND flash on CS2 */
163*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM	(OR_AM_256KB	| \
164*4882a593Smuzhiyun 				 OR_FCM_PGS	| \
165*4882a593Smuzhiyun 				 OR_FCM_CSCT	| \
166*4882a593Smuzhiyun 				 OR_FCM_CST	| \
167*4882a593Smuzhiyun 				 OR_FCM_CHT	| \
168*4882a593Smuzhiyun 				 OR_FCM_SCY_1	| \
169*4882a593Smuzhiyun 				 OR_FCM_TRLX	| \
170*4882a593Smuzhiyun 				 OR_FCM_EHTR)
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /* NAND flash on CS3 */
173*4882a593Smuzhiyun #define CONFIG_SYS_BR3_PRELIM	(CONFIG_SYS_NAND_BASE2	| \
174*4882a593Smuzhiyun 				 (2<<BR_DECC_SHIFT)	| \
175*4882a593Smuzhiyun 				 BR_PS_8		| \
176*4882a593Smuzhiyun 				 BR_MS_FCM		| \
177*4882a593Smuzhiyun 				 BR_V)
178*4882a593Smuzhiyun #define CONFIG_SYS_OR3_PRELIM	CONFIG_SYS_OR2_PRELIM
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /*
181*4882a593Smuzhiyun  * Use L1 as initial stack
182*4882a593Smuzhiyun  */
183*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK	1
184*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0xe0000000
185*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
188*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)	/* Reserve 512 KB for Mon */
191*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /*
194*4882a593Smuzhiyun  * Serial Port
195*4882a593Smuzhiyun  */
196*4882a593Smuzhiyun #define CONFIG_CONS_INDEX		1
197*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL
198*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE	1
199*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
200*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
201*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
202*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE	\
203*4882a593Smuzhiyun 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
204*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO		1	/* echo on for serial download */
205*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #define CONFIG_FDT_FIXUP_PCI_IRQ	1
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /*
210*4882a593Smuzhiyun  * I2C
211*4882a593Smuzhiyun  */
212*4882a593Smuzhiyun #define CONFIG_SYS_I2C
213*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL
214*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED	400000
215*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
216*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
217*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED	400000
218*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
219*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun /* I2C DS7505 temperature sensor */
222*4882a593Smuzhiyun #define CONFIG_SYS_I2C_LM75_ADDR	0x48
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /* I2C ADT7461 temperature sensor */
225*4882a593Smuzhiyun #define CONFIG_SYS_I2C_LM90_ADDR	0x4C
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun /* I2C EEPROM - AT24C128B */
228*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR		0x54
229*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		2
230*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	6	/* 64 byte pages */
231*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	10	/* take up to 10 msec */
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /* I2C RTC */
234*4882a593Smuzhiyun #define CONFIG_RTC_M41T11		1
235*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR		0x68
236*4882a593Smuzhiyun #define CONFIG_SYS_M41T11_BASE_YEAR	2000
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun /* GPIO */
239*4882a593Smuzhiyun #define CONFIG_PCA953X
240*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCA953X_ADDR0	0x18
241*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCA953X_ADDR1	0x1c
242*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCA953X_ADDR2	0x1e
243*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCA953X_ADDR3	0x1f
244*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCA953X_ADDR	CONFIG_SYS_I2C_PCA953X_ADDR0
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun /*
247*4882a593Smuzhiyun  * GPIO pin definitions, PU = pulled high, PD = pulled low
248*4882a593Smuzhiyun  */
249*4882a593Smuzhiyun /* PCA9557 @ 0x18*/
250*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_C0_SER0_EN		0x01 /* PU; UART0 enable (1: enabled) */
251*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_C0_SER0_MODE		0x02 /* PU; UART0 serial mode select (1: RS-485, 0: RS-232) */
252*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_C0_SER1_EN		0x04 /* PU; UART1 enable (1: enabled) */
253*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_C0_SER1_MODE		0x08 /* PU; UART1 serial mode select (1: RS-485, 0: RS-232) */
254*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_C0_FLASH_PASS_CS	0x10 /* PU; Boot flash CS select */
255*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_NVM_WP		0x20 /* PU; Write protection (0: disabled, 1: enabled) */
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun /* PCA9557 @ 0x1e*/
258*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_XMC_GA0		0x01 /* PU; */
259*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_XMC_GA1		0x02 /* PU; */
260*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_XMC_GA2		0x04 /* PU; */
261*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_XMC_WAKE		0x10 /* PU; */
262*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_XMC_BIST		0x20 /* Enable XMC BIST */
263*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_PMC_EREADY		0x40 /* PU; PMC PCI eready */
264*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_PMC_MONARCH		0x80 /* PMC monarch mode enable */
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun /* PCA9557 @ 0x1f */
267*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_MC_GPIO0		0x01 /* PU; */
268*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_MC_GPIO1		0x02 /* PU; */
269*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_MC_GPIO2		0x04 /* PU; */
270*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_MC_GPIO3		0x08 /* PU; */
271*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_MC_GPIO4		0x10 /* PU; */
272*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_MC_GPIO5		0x20 /* PU; */
273*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_MC_GPIO6		0x40 /* PU; */
274*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_MC_GPIO7		0x80 /* PU; */
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun /*
277*4882a593Smuzhiyun  * General PCI
278*4882a593Smuzhiyun  * Memory space is mapped 1-1, but I/O space must start from 0.
279*4882a593Smuzhiyun  */
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun /* controller 1 - PEX8112 or XMC, depending on build option */
282*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
283*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS	CONFIG_SYS_PCIE1_MEM_BUS
284*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE	0x40000000	/* 1G */
285*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
286*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS	0xe8000000
287*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000	/* 8M */
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun /*
290*4882a593Smuzhiyun  * Networking options
291*4882a593Smuzhiyun  */
292*4882a593Smuzhiyun #define CONFIG_TSEC_ENET		/* tsec ethernet support */
293*4882a593Smuzhiyun #define CONFIG_TSEC_TBI
294*4882a593Smuzhiyun #define CONFIG_MII		1	/* MII PHY management */
295*4882a593Smuzhiyun #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
296*4882a593Smuzhiyun #define CONFIG_ETHPRIME		"eTSEC2"
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun /*
299*4882a593Smuzhiyun  * In-band SGMII auto-negotiation between TBI and BCM5482S PHY fails, force
300*4882a593Smuzhiyun  * 1000mbps SGMII link
301*4882a593Smuzhiyun  */
302*4882a593Smuzhiyun #define CONFIG_TSEC_TBICR_SETTINGS ( \
303*4882a593Smuzhiyun 		TBICR_PHY_RESET \
304*4882a593Smuzhiyun 		| TBICR_FULL_DUPLEX \
305*4882a593Smuzhiyun 		| TBICR_SPEED1_SET \
306*4882a593Smuzhiyun 		)
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun #define CONFIG_TSEC1		1
309*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME	"eTSEC1"
310*4882a593Smuzhiyun #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
311*4882a593Smuzhiyun #define TSEC1_PHY_ADDR		1
312*4882a593Smuzhiyun #define TSEC1_PHYIDX		0
313*4882a593Smuzhiyun #define CONFIG_HAS_ETH0
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun #define CONFIG_TSEC2		1
316*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME	"eTSEC2"
317*4882a593Smuzhiyun #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
318*4882a593Smuzhiyun #define TSEC2_PHY_ADDR		2
319*4882a593Smuzhiyun #define TSEC2_PHYIDX		0
320*4882a593Smuzhiyun #define CONFIG_HAS_ETH1
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #define CONFIG_TSEC3		1
323*4882a593Smuzhiyun #define CONFIG_TSEC3_NAME	"eTSEC3"
324*4882a593Smuzhiyun #define TSEC3_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
325*4882a593Smuzhiyun #define TSEC3_PHY_ADDR		3
326*4882a593Smuzhiyun #define TSEC3_PHYIDX		0
327*4882a593Smuzhiyun #define CONFIG_HAS_ETH2
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun /*
330*4882a593Smuzhiyun  * USB
331*4882a593Smuzhiyun  */
332*4882a593Smuzhiyun #define CONFIG_USB_EHCI_FSL
333*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun /*
336*4882a593Smuzhiyun  * Miscellaneous configurable options
337*4882a593Smuzhiyun  */
338*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
339*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
340*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING	1		/* add command line history	*/
341*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE	1		/* add autocompletion support */
342*4882a593Smuzhiyun #define CONFIG_LOADADDR		0x1000000	/* default location for tftp and bootm */
343*4882a593Smuzhiyun #define CONFIG_PREBOOT				/* enable preboot variable */
344*4882a593Smuzhiyun #define CONFIG_INTEGRITY			/* support booting INTEGRITY OS */
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun /*
347*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
348*4882a593Smuzhiyun  * have to be in the first 16 MB of memory, since this is
349*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization.
350*4882a593Smuzhiyun  */
351*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ	(16 << 20)	/* Initial Memory map for Linux*/
352*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN	(16 << 20)	/* Increase max gunzip size */
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /*
355*4882a593Smuzhiyun  * Environment Configuration
356*4882a593Smuzhiyun  */
357*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	0x20000		/* 128k (one sector) for env */
358*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x8000
359*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - (256 * 1024))
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun /*
362*4882a593Smuzhiyun  * Flash memory map:
363*4882a593Smuzhiyun  * fff80000 - ffffffff     Pri U-Boot (512 KB)
364*4882a593Smuzhiyun  * fff40000 - fff7ffff     Pri U-Boot Environment (256 KB)
365*4882a593Smuzhiyun  * fff00000 - fff3ffff     Pri FDT (256KB)
366*4882a593Smuzhiyun  * fef00000 - ffefffff     Pri OS image (16MB)
367*4882a593Smuzhiyun  * f8000000 - feefffff     Pri OS Use/Filesystem (111MB)
368*4882a593Smuzhiyun  *
369*4882a593Smuzhiyun  * f7f80000 - f7ffffff     Sec U-Boot (512 KB)
370*4882a593Smuzhiyun  * f7f40000 - f7f7ffff     Sec U-Boot Environment (256 KB)
371*4882a593Smuzhiyun  * f7f00000 - f7f3ffff     Sec FDT (256KB)
372*4882a593Smuzhiyun  * f6f00000 - f7efffff     Sec OS image (16MB)
373*4882a593Smuzhiyun  * f0000000 - f6efffff     Sec OS Use/Filesystem (111MB)
374*4882a593Smuzhiyun  */
375*4882a593Smuzhiyun #define CONFIG_UBOOT1_ENV_ADDR	__stringify(0xfff80000)
376*4882a593Smuzhiyun #define CONFIG_UBOOT2_ENV_ADDR	__stringify(0xf7f80000)
377*4882a593Smuzhiyun #define CONFIG_FDT1_ENV_ADDR	__stringify(0xfff00000)
378*4882a593Smuzhiyun #define CONFIG_FDT2_ENV_ADDR	__stringify(0xf7f00000)
379*4882a593Smuzhiyun #define CONFIG_OS1_ENV_ADDR	__stringify(0xfef00000)
380*4882a593Smuzhiyun #define CONFIG_OS2_ENV_ADDR	__stringify(0xf6f00000)
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun #define CONFIG_PROG_UBOOT1						\
383*4882a593Smuzhiyun 	"$download_cmd $loadaddr $ubootfile; "				\
384*4882a593Smuzhiyun 	"if test $? -eq 0; then "					\
385*4882a593Smuzhiyun 		"protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
386*4882a593Smuzhiyun 		"erase "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
387*4882a593Smuzhiyun 		"cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; "	\
388*4882a593Smuzhiyun 		"protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
389*4882a593Smuzhiyun 		"cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; "	\
390*4882a593Smuzhiyun 		"if test $? -ne 0; then "				\
391*4882a593Smuzhiyun 			"echo PROGRAM FAILED; "				\
392*4882a593Smuzhiyun 		"else; "						\
393*4882a593Smuzhiyun 			"echo PROGRAM SUCCEEDED; "			\
394*4882a593Smuzhiyun 		"fi; "							\
395*4882a593Smuzhiyun 	"else; "							\
396*4882a593Smuzhiyun 		"echo DOWNLOAD FAILED; "				\
397*4882a593Smuzhiyun 	"fi;"
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun #define CONFIG_PROG_UBOOT2						\
400*4882a593Smuzhiyun 	"$download_cmd $loadaddr $ubootfile; "				\
401*4882a593Smuzhiyun 	"if test $? -eq 0; then "					\
402*4882a593Smuzhiyun 		"protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
403*4882a593Smuzhiyun 		"erase "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
404*4882a593Smuzhiyun 		"cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; "	\
405*4882a593Smuzhiyun 		"protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
406*4882a593Smuzhiyun 		"cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; "	\
407*4882a593Smuzhiyun 		"if test $? -ne 0; then "				\
408*4882a593Smuzhiyun 			"echo PROGRAM FAILED; "				\
409*4882a593Smuzhiyun 		"else; "						\
410*4882a593Smuzhiyun 			"echo PROGRAM SUCCEEDED; "			\
411*4882a593Smuzhiyun 		"fi; "							\
412*4882a593Smuzhiyun 	"else; "							\
413*4882a593Smuzhiyun 		"echo DOWNLOAD FAILED; "				\
414*4882a593Smuzhiyun 	"fi;"
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun #define CONFIG_BOOT_OS_NET						\
417*4882a593Smuzhiyun 	"$download_cmd $osaddr $osfile; "				\
418*4882a593Smuzhiyun 	"if test $? -eq 0; then "					\
419*4882a593Smuzhiyun 		"if test -n $fdtaddr; then "				\
420*4882a593Smuzhiyun 			"$download_cmd $fdtaddr $fdtfile; "		\
421*4882a593Smuzhiyun 			"if test $? -eq 0; then "			\
422*4882a593Smuzhiyun 				"bootm $osaddr - $fdtaddr; "		\
423*4882a593Smuzhiyun 			"else; "					\
424*4882a593Smuzhiyun 				"echo FDT DOWNLOAD FAILED; "		\
425*4882a593Smuzhiyun 			"fi; "						\
426*4882a593Smuzhiyun 		"else; "						\
427*4882a593Smuzhiyun 			"bootm $osaddr; "				\
428*4882a593Smuzhiyun 		"fi; "							\
429*4882a593Smuzhiyun 	"else; "							\
430*4882a593Smuzhiyun 		"echo OS DOWNLOAD FAILED; "				\
431*4882a593Smuzhiyun 	"fi;"
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun #define CONFIG_PROG_OS1							\
434*4882a593Smuzhiyun 	"$download_cmd $osaddr $osfile; "				\
435*4882a593Smuzhiyun 	"if test $? -eq 0; then "					\
436*4882a593Smuzhiyun 		"erase "CONFIG_OS1_ENV_ADDR" +$filesize; "		\
437*4882a593Smuzhiyun 		"cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "	\
438*4882a593Smuzhiyun 		"cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "	\
439*4882a593Smuzhiyun 		"if test $? -ne 0; then "				\
440*4882a593Smuzhiyun 			"echo OS PROGRAM FAILED; "			\
441*4882a593Smuzhiyun 		"else; "						\
442*4882a593Smuzhiyun 			"echo OS PROGRAM SUCCEEDED; "			\
443*4882a593Smuzhiyun 		"fi; "							\
444*4882a593Smuzhiyun 	"else; "							\
445*4882a593Smuzhiyun 		"echo OS DOWNLOAD FAILED; "				\
446*4882a593Smuzhiyun 	"fi;"
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun #define CONFIG_PROG_OS2							\
449*4882a593Smuzhiyun 	"$download_cmd $osaddr $osfile; "				\
450*4882a593Smuzhiyun 	"if test $? -eq 0; then "					\
451*4882a593Smuzhiyun 		"erase "CONFIG_OS2_ENV_ADDR" +$filesize; "		\
452*4882a593Smuzhiyun 		"cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "	\
453*4882a593Smuzhiyun 		"cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "	\
454*4882a593Smuzhiyun 		"if test $? -ne 0; then "				\
455*4882a593Smuzhiyun 			"echo OS PROGRAM FAILED; "			\
456*4882a593Smuzhiyun 		"else; "						\
457*4882a593Smuzhiyun 			"echo OS PROGRAM SUCCEEDED; "			\
458*4882a593Smuzhiyun 		"fi; "							\
459*4882a593Smuzhiyun 	"else; "							\
460*4882a593Smuzhiyun 		"echo OS DOWNLOAD FAILED; "				\
461*4882a593Smuzhiyun 	"fi;"
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun #define CONFIG_PROG_FDT1						\
464*4882a593Smuzhiyun 	"$download_cmd $fdtaddr $fdtfile; "				\
465*4882a593Smuzhiyun 	"if test $? -eq 0; then "					\
466*4882a593Smuzhiyun 		"erase "CONFIG_FDT1_ENV_ADDR" +$filesize;"		\
467*4882a593Smuzhiyun 		"cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "	\
468*4882a593Smuzhiyun 		"cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "	\
469*4882a593Smuzhiyun 		"if test $? -ne 0; then "				\
470*4882a593Smuzhiyun 			"echo FDT PROGRAM FAILED; "			\
471*4882a593Smuzhiyun 		"else; "						\
472*4882a593Smuzhiyun 			"echo FDT PROGRAM SUCCEEDED; "			\
473*4882a593Smuzhiyun 		"fi; "							\
474*4882a593Smuzhiyun 	"else; "							\
475*4882a593Smuzhiyun 		"echo FDT DOWNLOAD FAILED; "				\
476*4882a593Smuzhiyun 	"fi;"
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun #define CONFIG_PROG_FDT2						\
479*4882a593Smuzhiyun 	"$download_cmd $fdtaddr $fdtfile; "				\
480*4882a593Smuzhiyun 	"if test $? -eq 0; then "					\
481*4882a593Smuzhiyun 		"erase "CONFIG_FDT2_ENV_ADDR" +$filesize;"		\
482*4882a593Smuzhiyun 		"cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "	\
483*4882a593Smuzhiyun 		"cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "	\
484*4882a593Smuzhiyun 		"if test $? -ne 0; then "				\
485*4882a593Smuzhiyun 			"echo FDT PROGRAM FAILED; "			\
486*4882a593Smuzhiyun 		"else; "						\
487*4882a593Smuzhiyun 			"echo FDT PROGRAM SUCCEEDED; "			\
488*4882a593Smuzhiyun 		"fi; "							\
489*4882a593Smuzhiyun 	"else; "							\
490*4882a593Smuzhiyun 		"echo FDT DOWNLOAD FAILED; "				\
491*4882a593Smuzhiyun 	"fi;"
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS					\
494*4882a593Smuzhiyun 	"autoload=yes\0"						\
495*4882a593Smuzhiyun 	"download_cmd=tftp\0"						\
496*4882a593Smuzhiyun 	"console_args=console=ttyS0,115200\0"				\
497*4882a593Smuzhiyun 	"root_args=root=/dev/nfs rw\0"					\
498*4882a593Smuzhiyun 	"misc_args=ip=on\0"						\
499*4882a593Smuzhiyun 	"set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
500*4882a593Smuzhiyun 	"bootfile=/home/user/file\0"					\
501*4882a593Smuzhiyun 	"osfile=/home/user/board.uImage\0"				\
502*4882a593Smuzhiyun 	"fdtfile=/home/user/board.dtb\0"				\
503*4882a593Smuzhiyun 	"ubootfile=/home/user/u-boot.bin\0"				\
504*4882a593Smuzhiyun 	"fdtaddr=0x1e00000\0"						\
505*4882a593Smuzhiyun 	"osaddr=0x1000000\0"						\
506*4882a593Smuzhiyun 	"loadaddr=0x1000000\0"						\
507*4882a593Smuzhiyun 	"prog_uboot1="CONFIG_PROG_UBOOT1"\0"				\
508*4882a593Smuzhiyun 	"prog_uboot2="CONFIG_PROG_UBOOT2"\0"				\
509*4882a593Smuzhiyun 	"prog_os1="CONFIG_PROG_OS1"\0"					\
510*4882a593Smuzhiyun 	"prog_os2="CONFIG_PROG_OS2"\0"					\
511*4882a593Smuzhiyun 	"prog_fdt1="CONFIG_PROG_FDT1"\0"				\
512*4882a593Smuzhiyun 	"prog_fdt2="CONFIG_PROG_FDT2"\0"				\
513*4882a593Smuzhiyun 	"bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0"		\
514*4882a593Smuzhiyun 	"bootcmd_flash1=run set_bootargs; "				\
515*4882a593Smuzhiyun 		"bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\
516*4882a593Smuzhiyun 	"bootcmd_flash2=run set_bootargs; "				\
517*4882a593Smuzhiyun 		"bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\
518*4882a593Smuzhiyun 	"bootcmd=run bootcmd_flash1\0"
519*4882a593Smuzhiyun #endif	/* __CONFIG_H */
520