1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2008 Extreme Engineering Solutions, Inc. 3*4882a593Smuzhiyun * Copyright 2007-2008 Freescale Semiconductor, Inc. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun /* 9*4882a593Smuzhiyun * xpedite537x board configuration file 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun #ifndef __CONFIG_H 12*4882a593Smuzhiyun #define __CONFIG_H 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* 15*4882a593Smuzhiyun * High Level Configuration Options 16*4882a593Smuzhiyun */ 17*4882a593Smuzhiyun #define CONFIG_SYS_BOARD_NAME "XPedite5370" 18*4882a593Smuzhiyun #define CONFIG_SYS_FORM_3U_VPX 1 19*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R /* Call board_pre_init */ 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE 22*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xfff80000 23*4882a593Smuzhiyun #endif 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */ 26*4882a593Smuzhiyun #define CONFIG_PCIE1 1 /* PCIE controller 1 */ 27*4882a593Smuzhiyun #define CONFIG_PCIE2 1 /* PCIE controller 2 */ 28*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 29*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 30*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 31*4882a593Smuzhiyun #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun /* 34*4882a593Smuzhiyun * Multicore config 35*4882a593Smuzhiyun */ 36*4882a593Smuzhiyun #define CONFIG_MP 37*4882a593Smuzhiyun #define CONFIG_BPTR_VIRT_ADDR 0xee000000 /* virt boot page address */ 38*4882a593Smuzhiyun #define CONFIG_MPC8xxx_DISABLE_BPTR /* Don't leave BPTR enabled */ 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun /* 41*4882a593Smuzhiyun * DDR config 42*4882a593Smuzhiyun */ 43*4882a593Smuzhiyun #undef CONFIG_FSL_DDR_INTERACTIVE 44*4882a593Smuzhiyun #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 45*4882a593Smuzhiyun #define CONFIG_DDR_SPD 46*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 47*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS1 0x54 /* Both channels use the */ 48*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS2 0x54 /* same SPD data */ 49*4882a593Smuzhiyun #define SPD_EEPROM_OFFSET 0x200 /* OFFSET of SPD in EEPROM */ 50*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR 1 51*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL 1 52*4882a593Smuzhiyun #define CONFIG_DDR_ECC 53*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 54*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ 55*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 56*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 59*4882a593Smuzhiyun extern unsigned long get_board_sys_clk(unsigned long dummy); 60*4882a593Smuzhiyun extern unsigned long get_board_ddr_clk(unsigned long dummy); 61*4882a593Smuzhiyun #endif 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */ 64*4882a593Smuzhiyun #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk(0) /* ddrclk for MPC85xx */ 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun /* 67*4882a593Smuzhiyun * These can be toggled for performance analysis, otherwise use default. 68*4882a593Smuzhiyun */ 69*4882a593Smuzhiyun #define CONFIG_L2_CACHE /* toggle L2 cache */ 70*4882a593Smuzhiyun #define CONFIG_BTB /* toggle branch predition */ 71*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS 1 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR 0xef000000 74*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun /* 77*4882a593Smuzhiyun * Diagnostics 78*4882a593Smuzhiyun */ 79*4882a593Smuzhiyun #define CONFIG_SYS_ALT_MEMTEST 80*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x10000000 81*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x20000000 82*4882a593Smuzhiyun #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \ 83*4882a593Smuzhiyun CONFIG_SYS_POST_I2C) 84*4882a593Smuzhiyun /* The XPedite5370 can host an XMC which has an EEPROM at address 0x50 */ 85*4882a593Smuzhiyun #define I2C_ADDR_IGNORE_LIST {0x50} 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun /* 88*4882a593Smuzhiyun * Memory map 89*4882a593Smuzhiyun * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 90*4882a593Smuzhiyun * 0x8000_0000 0xbfff_ffff PCIe1 Mem 1G non-cacheable 91*4882a593Smuzhiyun * 0xc000_0000 0xcfff_ffff PCIe2 Mem 256M non-cacheable 92*4882a593Smuzhiyun * 0xe000_0000 0xe7ff_ffff SRAM/SSRAM/L1 Cache 128M non-cacheable 93*4882a593Smuzhiyun * 0xe800_0000 0xe87f_ffff PCIe1 IO 8M non-cacheable 94*4882a593Smuzhiyun * 0xe880_0000 0xe8ff_ffff PCIe2 IO 8M non-cacheable 95*4882a593Smuzhiyun * 0xee00_0000 0xee00_ffff Boot page translation 4K non-cacheable 96*4882a593Smuzhiyun * 0xef00_0000 0xef0f_ffff CCSR/IMMR 1M non-cacheable 97*4882a593Smuzhiyun * 0xef80_0000 0xef8f_ffff NAND Flash 1M non-cacheable 98*4882a593Smuzhiyun * 0xf000_0000 0xf7ff_ffff NOR Flash 2 128M non-cacheable 99*4882a593Smuzhiyun * 0xf800_0000 0xffff_ffff NOR Flash 1 128M non-cacheable 100*4882a593Smuzhiyun */ 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LCRR (LCRR_CLKDIV_8 | LCRR_EADC_3) 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun /* 105*4882a593Smuzhiyun * NAND flash configuration 106*4882a593Smuzhiyun */ 107*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE 0xef800000 108*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE2 0xef840000 /* Unused at this time */ 109*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE, \ 110*4882a593Smuzhiyun CONFIG_SYS_NAND_BASE2} 111*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 2 112*4882a593Smuzhiyun #define CONFIG_NAND_FSL_ELBC 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun /* 115*4882a593Smuzhiyun * NOR flash configuration 116*4882a593Smuzhiyun */ 117*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xf8000000 118*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE2 0xf0000000 119*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2} 120*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 121*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 122*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 123*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 124*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 125*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 126*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 127*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_AUTOPROTECT_LIST { {0xfff40000, 0xc0000}, \ 128*4882a593Smuzhiyun {0xf7f40000, 0xc0000} } 129*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun /* 132*4882a593Smuzhiyun * Chip select configuration 133*4882a593Smuzhiyun */ 134*4882a593Smuzhiyun /* NOR Flash 0 on CS0 */ 135*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \ 136*4882a593Smuzhiyun BR_PS_16 | \ 137*4882a593Smuzhiyun BR_V) 138*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM (OR_AM_128MB | \ 139*4882a593Smuzhiyun OR_GPCM_CSNT | \ 140*4882a593Smuzhiyun OR_GPCM_XACS | \ 141*4882a593Smuzhiyun OR_GPCM_ACS_DIV2 | \ 142*4882a593Smuzhiyun OR_GPCM_SCY_8 | \ 143*4882a593Smuzhiyun OR_GPCM_TRLX | \ 144*4882a593Smuzhiyun OR_GPCM_EHTR | \ 145*4882a593Smuzhiyun OR_GPCM_EAD) 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* NOR Flash 1 on CS1 */ 148*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_FLASH_BASE2 | \ 149*4882a593Smuzhiyun BR_PS_16 | \ 150*4882a593Smuzhiyun BR_V) 151*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun /* NAND flash on CS2 */ 154*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_NAND_BASE | \ 155*4882a593Smuzhiyun (2<<BR_DECC_SHIFT) | \ 156*4882a593Smuzhiyun BR_PS_8 | \ 157*4882a593Smuzhiyun BR_MS_FCM | \ 158*4882a593Smuzhiyun BR_V) 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun /* NAND flash on CS2 */ 161*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM (OR_AM_256KB | \ 162*4882a593Smuzhiyun OR_FCM_PGS | \ 163*4882a593Smuzhiyun OR_FCM_CSCT | \ 164*4882a593Smuzhiyun OR_FCM_CST | \ 165*4882a593Smuzhiyun OR_FCM_CHT | \ 166*4882a593Smuzhiyun OR_FCM_SCY_1 | \ 167*4882a593Smuzhiyun OR_FCM_TRLX | \ 168*4882a593Smuzhiyun OR_FCM_EHTR) 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* NAND flash on CS3 */ 171*4882a593Smuzhiyun #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE2 | \ 172*4882a593Smuzhiyun (2<<BR_DECC_SHIFT) | \ 173*4882a593Smuzhiyun BR_PS_8 | \ 174*4882a593Smuzhiyun BR_MS_FCM | \ 175*4882a593Smuzhiyun BR_V) 176*4882a593Smuzhiyun #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* 179*4882a593Smuzhiyun * Use L1 as initial stack 180*4882a593Smuzhiyun */ 181*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 1 182*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xe0000000 183*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 186*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */ 189*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun /* 192*4882a593Smuzhiyun * Serial Port 193*4882a593Smuzhiyun */ 194*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 195*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 196*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 197*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 198*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 199*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 200*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 201*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 202*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 203*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun /* 206*4882a593Smuzhiyun * I2C 207*4882a593Smuzhiyun */ 208*4882a593Smuzhiyun #define CONFIG_SYS_I2C 209*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 210*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 400000 211*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 212*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 213*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED 400000 214*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 215*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 216*4882a593Smuzhiyun #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun /* PEX8518 slave I2C interface */ 219*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PEX8518_ADDR 0x70 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun /* I2C DS1631 temperature sensor */ 222*4882a593Smuzhiyun #define CONFIG_SYS_I2C_LM90_ADDR 0x4c 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun /* I2C EEPROM - AT24C128B */ 225*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR 0x54 226*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 227*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* 64 byte pages */ 228*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* take up to 10 msec */ 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun /* I2C RTC */ 231*4882a593Smuzhiyun #define CONFIG_RTC_M41T11 1 232*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR 0x68 233*4882a593Smuzhiyun #define CONFIG_SYS_M41T11_BASE_YEAR 2000 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun /* GPIO */ 236*4882a593Smuzhiyun #define CONFIG_PCA953X 237*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCA953X_ADDR0 0x18 238*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCA953X_ADDR1 0x1c 239*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCA953X_ADDR2 0x1e 240*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCA953X_ADDR3 0x1f 241*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCA953X_ADDR CONFIG_SYS_I2C_PCA953X_ADDR0 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun /* 244*4882a593Smuzhiyun * PU = pulled high, PD = pulled low 245*4882a593Smuzhiyun * I = input, O = output, IO = input/output 246*4882a593Smuzhiyun */ 247*4882a593Smuzhiyun /* PCA9557 @ 0x18*/ 248*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_C0_SER0_EN 0x01 /* PU; UART0 enable (1: enabled) */ 249*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_C0_SER0_MODE 0x02 /* PU; UART0 serial mode select */ 250*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_C0_SER1_EN 0x04 /* PU; UART1 enable (1: enabled) */ 251*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_C0_SER1_MODE 0x08 /* PU; UART1 serial mode select */ 252*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_C0_FLASH_PASS_CS 0x10 /* PU; Boot flash CS select */ 253*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_NVM_WP 0x20 /* PU; Set to 0 to enable NVM writing */ 254*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_C0_VCORE_VID2 0x40 /* VID2 of ISL6262 */ 255*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_C0_VCORE_VID3 0x80 /* VID3 of ISL6262 */ 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun /* PCA9557 @ 0x1c*/ 258*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_XMC0_ROOT0 0x01 /* PU; Low if XMC is RC */ 259*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_XMC0_MVMR0 0x02 /* XMC EEPROM write protect */ 260*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_XMC0_WAKE 0x04 /* PU; XMC wake */ 261*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_XMC0_BIST 0x08 /* PU; XMC built in self test */ 262*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_XMC_PRESENT 0x10 /* PU; Low if XMC module installed */ 263*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_PMC_PRESENT 0x20 /* PU; Low if PMC module installed */ 264*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_PMC0_MONARCH 0x40 /* PMC monarch mode enable */ 265*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_PMC0_EREADY 0x80 /* PU; PMC PCI eready */ 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun /* PCA9557 @ 0x1e*/ 268*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P0_GA0 0x01 /* PU; VPX Geographical address */ 269*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P0_GA1 0x02 /* PU; VPX Geographical address */ 270*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P0_GA2 0x04 /* PU; VPX Geographical address */ 271*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P0_GA3 0x08 /* PU; VPX Geographical address */ 272*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P0_GA4 0x10 /* PU; VPX Geographical address */ 273*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P0_GAP 0x20 /* PU; tied to VPX P0.GAP */ 274*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P1_SYSEN 0x80 /* PU; Pulled high; tied to VPX P1.SYSCON */ 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun /* PCA9557 @ 0x1f */ 277*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_GPIO_VPX0 0x01 /* PU */ 278*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_GPIO_VPX1 0x02 /* PU */ 279*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_GPIO_VPX2 0x04 /* PU */ 280*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_GPIO_VPX3 0x08 /* PU */ 281*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_VPX_FRU_WRCTL 0x10 /* PD; I2C master source for FRU SEEPROM */ 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun /* 284*4882a593Smuzhiyun * General PCI 285*4882a593Smuzhiyun * Memory space is mapped 1-1, but I/O space must start from 0. 286*4882a593Smuzhiyun */ 287*4882a593Smuzhiyun /* PCIE1 - VPX P1 */ 288*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 289*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS 290*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE 0x40000000 /* 1G */ 291*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 292*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS 0xe8000000 293*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun /* PCIE2 - PEX8518 */ 296*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000 297*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS 298*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 299*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 300*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS 0xe8800000 301*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 /* 8M */ 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun /* 304*4882a593Smuzhiyun * Networking options 305*4882a593Smuzhiyun */ 306*4882a593Smuzhiyun #define CONFIG_TSEC_ENET /* tsec ethernet support */ 307*4882a593Smuzhiyun #define CONFIG_TSEC_TBI 308*4882a593Smuzhiyun #define CONFIG_MII 1 /* MII PHY management */ 309*4882a593Smuzhiyun #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 310*4882a593Smuzhiyun #define CONFIG_ETHPRIME "eTSEC2" 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun /* 313*4882a593Smuzhiyun * In-band SGMII auto-negotiation between TBI and BCM5482S PHY fails, force 314*4882a593Smuzhiyun * 1000mbps SGMII link 315*4882a593Smuzhiyun */ 316*4882a593Smuzhiyun #define CONFIG_TSEC_TBICR_SETTINGS ( \ 317*4882a593Smuzhiyun TBICR_PHY_RESET \ 318*4882a593Smuzhiyun | TBICR_FULL_DUPLEX \ 319*4882a593Smuzhiyun | TBICR_SPEED1_SET \ 320*4882a593Smuzhiyun ) 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun #define CONFIG_TSEC1 1 323*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME "eTSEC1" 324*4882a593Smuzhiyun #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 325*4882a593Smuzhiyun #define TSEC1_PHY_ADDR 1 326*4882a593Smuzhiyun #define TSEC1_PHYIDX 0 327*4882a593Smuzhiyun #define CONFIG_HAS_ETH0 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun #define CONFIG_TSEC2 1 330*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME "eTSEC2" 331*4882a593Smuzhiyun #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 332*4882a593Smuzhiyun #define TSEC2_PHY_ADDR 2 333*4882a593Smuzhiyun #define TSEC2_PHYIDX 0 334*4882a593Smuzhiyun #define CONFIG_HAS_ETH1 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun /* 337*4882a593Smuzhiyun * Miscellaneous configurable options 338*4882a593Smuzhiyun */ 339*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 340*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 341*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 342*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */ 343*4882a593Smuzhiyun #define CONFIG_LOADADDR 0x1000000 /* default location for tftp and bootm */ 344*4882a593Smuzhiyun #define CONFIG_PREBOOT /* enable preboot variable */ 345*4882a593Smuzhiyun #define CONFIG_INTEGRITY /* support booting INTEGRITY OS */ 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun /* 348*4882a593Smuzhiyun * For booting Linux, the board info and command line data 349*4882a593Smuzhiyun * have to be in the first 16 MB of memory, since this is 350*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 351*4882a593Smuzhiyun */ 352*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/ 353*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */ 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun /* 356*4882a593Smuzhiyun * Environment Configuration 357*4882a593Smuzhiyun */ 358*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k (one sector) for env */ 359*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x8000 360*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - (256 * 1024)) 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun /* 363*4882a593Smuzhiyun * Flash memory map: 364*4882a593Smuzhiyun * fff80000 - ffffffff Pri U-Boot (512 KB) 365*4882a593Smuzhiyun * fff40000 - fff7ffff Pri U-Boot Environment (256 KB) 366*4882a593Smuzhiyun * fff00000 - fff3ffff Pri FDT (256KB) 367*4882a593Smuzhiyun * fef00000 - ffefffff Pri OS image (16MB) 368*4882a593Smuzhiyun * f8000000 - feefffff Pri OS Use/Filesystem (111MB) 369*4882a593Smuzhiyun * 370*4882a593Smuzhiyun * f7f80000 - f7ffffff Sec U-Boot (512 KB) 371*4882a593Smuzhiyun * f7f40000 - f7f7ffff Sec U-Boot Environment (256 KB) 372*4882a593Smuzhiyun * f7f00000 - f7f3ffff Sec FDT (256KB) 373*4882a593Smuzhiyun * f6f00000 - f7efffff Sec OS image (16MB) 374*4882a593Smuzhiyun * f0000000 - f6efffff Sec OS Use/Filesystem (111MB) 375*4882a593Smuzhiyun */ 376*4882a593Smuzhiyun #define CONFIG_UBOOT1_ENV_ADDR __stringify(0xfff80000) 377*4882a593Smuzhiyun #define CONFIG_UBOOT2_ENV_ADDR __stringify(0xf7f80000) 378*4882a593Smuzhiyun #define CONFIG_FDT1_ENV_ADDR __stringify(0xfff00000) 379*4882a593Smuzhiyun #define CONFIG_FDT2_ENV_ADDR __stringify(0xf7f00000) 380*4882a593Smuzhiyun #define CONFIG_OS1_ENV_ADDR __stringify(0xfef00000) 381*4882a593Smuzhiyun #define CONFIG_OS2_ENV_ADDR __stringify(0xf6f00000) 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun #define CONFIG_PROG_UBOOT1 \ 384*4882a593Smuzhiyun "$download_cmd $loadaddr $ubootfile; " \ 385*4882a593Smuzhiyun "if test $? -eq 0; then " \ 386*4882a593Smuzhiyun "protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; " \ 387*4882a593Smuzhiyun "erase "CONFIG_UBOOT1_ENV_ADDR" +80000; " \ 388*4882a593Smuzhiyun "cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; " \ 389*4882a593Smuzhiyun "protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; " \ 390*4882a593Smuzhiyun "cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; " \ 391*4882a593Smuzhiyun "if test $? -ne 0; then " \ 392*4882a593Smuzhiyun "echo PROGRAM FAILED; " \ 393*4882a593Smuzhiyun "else; " \ 394*4882a593Smuzhiyun "echo PROGRAM SUCCEEDED; " \ 395*4882a593Smuzhiyun "fi; " \ 396*4882a593Smuzhiyun "else; " \ 397*4882a593Smuzhiyun "echo DOWNLOAD FAILED; " \ 398*4882a593Smuzhiyun "fi;" 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun #define CONFIG_PROG_UBOOT2 \ 401*4882a593Smuzhiyun "$download_cmd $loadaddr $ubootfile; " \ 402*4882a593Smuzhiyun "if test $? -eq 0; then " \ 403*4882a593Smuzhiyun "protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; " \ 404*4882a593Smuzhiyun "erase "CONFIG_UBOOT2_ENV_ADDR" +80000; " \ 405*4882a593Smuzhiyun "cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; " \ 406*4882a593Smuzhiyun "protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; " \ 407*4882a593Smuzhiyun "cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; " \ 408*4882a593Smuzhiyun "if test $? -ne 0; then " \ 409*4882a593Smuzhiyun "echo PROGRAM FAILED; " \ 410*4882a593Smuzhiyun "else; " \ 411*4882a593Smuzhiyun "echo PROGRAM SUCCEEDED; " \ 412*4882a593Smuzhiyun "fi; " \ 413*4882a593Smuzhiyun "else; " \ 414*4882a593Smuzhiyun "echo DOWNLOAD FAILED; " \ 415*4882a593Smuzhiyun "fi;" 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun #define CONFIG_BOOT_OS_NET \ 418*4882a593Smuzhiyun "$download_cmd $osaddr $osfile; " \ 419*4882a593Smuzhiyun "if test $? -eq 0; then " \ 420*4882a593Smuzhiyun "if test -n $fdtaddr; then " \ 421*4882a593Smuzhiyun "$download_cmd $fdtaddr $fdtfile; " \ 422*4882a593Smuzhiyun "if test $? -eq 0; then " \ 423*4882a593Smuzhiyun "bootm $osaddr - $fdtaddr; " \ 424*4882a593Smuzhiyun "else; " \ 425*4882a593Smuzhiyun "echo FDT DOWNLOAD FAILED; " \ 426*4882a593Smuzhiyun "fi; " \ 427*4882a593Smuzhiyun "else; " \ 428*4882a593Smuzhiyun "bootm $osaddr; " \ 429*4882a593Smuzhiyun "fi; " \ 430*4882a593Smuzhiyun "else; " \ 431*4882a593Smuzhiyun "echo OS DOWNLOAD FAILED; " \ 432*4882a593Smuzhiyun "fi;" 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun #define CONFIG_PROG_OS1 \ 435*4882a593Smuzhiyun "$download_cmd $osaddr $osfile; " \ 436*4882a593Smuzhiyun "if test $? -eq 0; then " \ 437*4882a593Smuzhiyun "erase "CONFIG_OS1_ENV_ADDR" +$filesize; " \ 438*4882a593Smuzhiyun "cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \ 439*4882a593Smuzhiyun "cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \ 440*4882a593Smuzhiyun "if test $? -ne 0; then " \ 441*4882a593Smuzhiyun "echo OS PROGRAM FAILED; " \ 442*4882a593Smuzhiyun "else; " \ 443*4882a593Smuzhiyun "echo OS PROGRAM SUCCEEDED; " \ 444*4882a593Smuzhiyun "fi; " \ 445*4882a593Smuzhiyun "else; " \ 446*4882a593Smuzhiyun "echo OS DOWNLOAD FAILED; " \ 447*4882a593Smuzhiyun "fi;" 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun #define CONFIG_PROG_OS2 \ 450*4882a593Smuzhiyun "$download_cmd $osaddr $osfile; " \ 451*4882a593Smuzhiyun "if test $? -eq 0; then " \ 452*4882a593Smuzhiyun "erase "CONFIG_OS2_ENV_ADDR" +$filesize; " \ 453*4882a593Smuzhiyun "cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \ 454*4882a593Smuzhiyun "cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \ 455*4882a593Smuzhiyun "if test $? -ne 0; then " \ 456*4882a593Smuzhiyun "echo OS PROGRAM FAILED; " \ 457*4882a593Smuzhiyun "else; " \ 458*4882a593Smuzhiyun "echo OS PROGRAM SUCCEEDED; " \ 459*4882a593Smuzhiyun "fi; " \ 460*4882a593Smuzhiyun "else; " \ 461*4882a593Smuzhiyun "echo OS DOWNLOAD FAILED; " \ 462*4882a593Smuzhiyun "fi;" 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun #define CONFIG_PROG_FDT1 \ 465*4882a593Smuzhiyun "$download_cmd $fdtaddr $fdtfile; " \ 466*4882a593Smuzhiyun "if test $? -eq 0; then " \ 467*4882a593Smuzhiyun "erase "CONFIG_FDT1_ENV_ADDR" +$filesize;" \ 468*4882a593Smuzhiyun "cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \ 469*4882a593Smuzhiyun "cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \ 470*4882a593Smuzhiyun "if test $? -ne 0; then " \ 471*4882a593Smuzhiyun "echo FDT PROGRAM FAILED; " \ 472*4882a593Smuzhiyun "else; " \ 473*4882a593Smuzhiyun "echo FDT PROGRAM SUCCEEDED; " \ 474*4882a593Smuzhiyun "fi; " \ 475*4882a593Smuzhiyun "else; " \ 476*4882a593Smuzhiyun "echo FDT DOWNLOAD FAILED; " \ 477*4882a593Smuzhiyun "fi;" 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun #define CONFIG_PROG_FDT2 \ 480*4882a593Smuzhiyun "$download_cmd $fdtaddr $fdtfile; " \ 481*4882a593Smuzhiyun "if test $? -eq 0; then " \ 482*4882a593Smuzhiyun "erase "CONFIG_FDT2_ENV_ADDR" +$filesize;" \ 483*4882a593Smuzhiyun "cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \ 484*4882a593Smuzhiyun "cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \ 485*4882a593Smuzhiyun "if test $? -ne 0; then " \ 486*4882a593Smuzhiyun "echo FDT PROGRAM FAILED; " \ 487*4882a593Smuzhiyun "else; " \ 488*4882a593Smuzhiyun "echo FDT PROGRAM SUCCEEDED; " \ 489*4882a593Smuzhiyun "fi; " \ 490*4882a593Smuzhiyun "else; " \ 491*4882a593Smuzhiyun "echo FDT DOWNLOAD FAILED; " \ 492*4882a593Smuzhiyun "fi;" 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 495*4882a593Smuzhiyun "autoload=yes\0" \ 496*4882a593Smuzhiyun "download_cmd=tftp\0" \ 497*4882a593Smuzhiyun "console_args=console=ttyS0,115200\0" \ 498*4882a593Smuzhiyun "root_args=root=/dev/nfs rw\0" \ 499*4882a593Smuzhiyun "misc_args=ip=on\0" \ 500*4882a593Smuzhiyun "set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \ 501*4882a593Smuzhiyun "bootfile=/home/user/file\0" \ 502*4882a593Smuzhiyun "osfile=/home/user/board.uImage\0" \ 503*4882a593Smuzhiyun "fdtfile=/home/user/board.dtb\0" \ 504*4882a593Smuzhiyun "ubootfile=/home/user/u-boot.bin\0" \ 505*4882a593Smuzhiyun "fdtaddr=0x1e00000\0" \ 506*4882a593Smuzhiyun "osaddr=0x1000000\0" \ 507*4882a593Smuzhiyun "loadaddr=0x1000000\0" \ 508*4882a593Smuzhiyun "prog_uboot1="CONFIG_PROG_UBOOT1"\0" \ 509*4882a593Smuzhiyun "prog_uboot2="CONFIG_PROG_UBOOT2"\0" \ 510*4882a593Smuzhiyun "prog_os1="CONFIG_PROG_OS1"\0" \ 511*4882a593Smuzhiyun "prog_os2="CONFIG_PROG_OS2"\0" \ 512*4882a593Smuzhiyun "prog_fdt1="CONFIG_PROG_FDT1"\0" \ 513*4882a593Smuzhiyun "prog_fdt2="CONFIG_PROG_FDT2"\0" \ 514*4882a593Smuzhiyun "bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0" \ 515*4882a593Smuzhiyun "bootcmd_flash1=run set_bootargs; " \ 516*4882a593Smuzhiyun "bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\ 517*4882a593Smuzhiyun "bootcmd_flash2=run set_bootargs; " \ 518*4882a593Smuzhiyun "bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\ 519*4882a593Smuzhiyun "bootcmd=run bootcmd_flash1\0" 520*4882a593Smuzhiyun #endif /* __CONFIG_H */ 521