1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2008 Extreme Engineering Solutions, Inc. 3*4882a593Smuzhiyun * Copyright 2004-2008 Freescale Semiconductor, Inc. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun /* 9*4882a593Smuzhiyun * xpedite520x board configuration file 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun #ifndef __CONFIG_H 12*4882a593Smuzhiyun #define __CONFIG_H 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* 15*4882a593Smuzhiyun * High Level Configuration Options 16*4882a593Smuzhiyun */ 17*4882a593Smuzhiyun #define CONFIG_XPEDITE5200 1 18*4882a593Smuzhiyun #define CONFIG_SYS_BOARD_NAME "XPedite5200" 19*4882a593Smuzhiyun #define CONFIG_SYS_FORM_PMC_XMC 1 20*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R /* Call board_pre_init */ 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE 23*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xfff80000 24*4882a593Smuzhiyun #endif 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */ 27*4882a593Smuzhiyun #define CONFIG_PCI1 1 /* PCI controller 1 */ 28*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 29*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 30*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun /* 33*4882a593Smuzhiyun * DDR config 34*4882a593Smuzhiyun */ 35*4882a593Smuzhiyun #undef CONFIG_FSL_DDR_INTERACTIVE 36*4882a593Smuzhiyun #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 37*4882a593Smuzhiyun #define CONFIG_DDR_SPD 38*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 39*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS 0x54 40*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR 1 41*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL 2 42*4882a593Smuzhiyun #define CONFIG_DDR_ECC 43*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 44*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 45*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 46*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ 66666666 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun /* 51*4882a593Smuzhiyun * These can be toggled for performance analysis, otherwise use default. 52*4882a593Smuzhiyun */ 53*4882a593Smuzhiyun #define CONFIG_L2_CACHE /* toggle L2 cache */ 54*4882a593Smuzhiyun #define CONFIG_BTB /* toggle branch predition */ 55*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS 1 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR 0xef000000 58*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun /* 61*4882a593Smuzhiyun * Diagnostics 62*4882a593Smuzhiyun */ 63*4882a593Smuzhiyun #define CONFIG_SYS_ALT_MEMTEST 64*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x10000000 65*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x20000000 66*4882a593Smuzhiyun #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \ 67*4882a593Smuzhiyun CONFIG_SYS_POST_I2C) 68*4882a593Smuzhiyun #define I2C_ADDR_LIST {CONFIG_SYS_I2C_MAX1237_ADDR, \ 69*4882a593Smuzhiyun CONFIG_SYS_I2C_EEPROM_ADDR, \ 70*4882a593Smuzhiyun CONFIG_SYS_I2C_PCA953X_ADDR0, \ 71*4882a593Smuzhiyun CONFIG_SYS_I2C_PCA953X_ADDR1, \ 72*4882a593Smuzhiyun CONFIG_SYS_I2C_RTC_ADDR} 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun /* 75*4882a593Smuzhiyun * Memory map 76*4882a593Smuzhiyun * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable 77*4882a593Smuzhiyun * 0x8000_0000 0xbfff_ffff PCI1 Mem 1G non-cacheable 78*4882a593Smuzhiyun * 0xe000_0000 0xe7ff_ffff SRAM/SSRAM/L1 Cache 128M non-cacheable 79*4882a593Smuzhiyun * 0xe800_0000 0xe87f_ffff PCI1 IO 8M non-cacheable 80*4882a593Smuzhiyun * 0xef00_0000 0xef0f_ffff CCSR/IMMR 1M non-cacheable 81*4882a593Smuzhiyun * 0xef80_0000 0xef8f_ffff NAND Flash 1M non-cacheable 82*4882a593Smuzhiyun * 0xf800_0000 0xfbff_ffff NOR Flash 2 64M non-cacheable 83*4882a593Smuzhiyun * 0xfc00_0000 0xffff_ffff NOR Flash 1 64M non-cacheable 84*4882a593Smuzhiyun */ 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LCRR (LCRR_CLKDIV_8 | LCRR_EADC_3) 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun /* 89*4882a593Smuzhiyun * NAND flash configuration 90*4882a593Smuzhiyun */ 91*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE 0xef800000 92*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE2 0xef840000 /* Unused at this time */ 93*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 1 94*4882a593Smuzhiyun #define CONFIG_NAND_ACTL 95*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ACTL_CLE (1 << 3) /* ADDR3 is CLE */ 96*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ACTL_ALE (1 << 4) /* ADDR4 is ALE */ 97*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ACTL_NCE (0) /* NCE not controlled by ADDR */ 98*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ACTL_DELAY 25 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* 101*4882a593Smuzhiyun * NOR flash configuration 102*4882a593Smuzhiyun */ 103*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xfc000000 104*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE2 0xf8000000 105*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2} 106*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 107*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 108*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 109*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 110*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 111*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 112*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 113*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_AUTOPROTECT_LIST { {0xfff40000, 0xc0000}, \ 114*4882a593Smuzhiyun {0xfbf40000, 0xc0000} } 115*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun /* 118*4882a593Smuzhiyun * Chip select configuration 119*4882a593Smuzhiyun */ 120*4882a593Smuzhiyun /* NOR Flash 0 on CS0 */ 121*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \ 122*4882a593Smuzhiyun BR_PS_16 | \ 123*4882a593Smuzhiyun BR_V) 124*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM (OR_AM_64MB | \ 125*4882a593Smuzhiyun OR_GPCM_ACS_DIV4 | \ 126*4882a593Smuzhiyun OR_GPCM_SCY_8) 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun /* NOR Flash 1 on CS1 */ 129*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_FLASH_BASE2 | \ 130*4882a593Smuzhiyun BR_PS_16 | \ 131*4882a593Smuzhiyun BR_V) 132*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun /* NAND flash on CS2 */ 135*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_NAND_BASE | \ 136*4882a593Smuzhiyun BR_PS_8 | \ 137*4882a593Smuzhiyun BR_V) 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun /* NAND flash on CS2 */ 140*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM (OR_AM_256KB | \ 141*4882a593Smuzhiyun OR_GPCM_BCTLD | \ 142*4882a593Smuzhiyun OR_GPCM_CSNT | \ 143*4882a593Smuzhiyun OR_GPCM_ACS_DIV4 | \ 144*4882a593Smuzhiyun OR_GPCM_SCY_4 | \ 145*4882a593Smuzhiyun OR_GPCM_TRLX | \ 146*4882a593Smuzhiyun OR_GPCM_EHTR) 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun /* NAND flash on CS3 */ 149*4882a593Smuzhiyun #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE2 | \ 150*4882a593Smuzhiyun BR_PS_8 | \ 151*4882a593Smuzhiyun BR_V) 152*4882a593Smuzhiyun #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun /* 155*4882a593Smuzhiyun * Use L1 as initial stack 156*4882a593Smuzhiyun */ 157*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 1 158*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xe0000000 159*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 162*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */ 165*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun /* 168*4882a593Smuzhiyun * Serial Port 169*4882a593Smuzhiyun */ 170*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 171*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 172*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 173*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 174*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 175*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 176*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 177*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 178*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 179*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun /* 182*4882a593Smuzhiyun * I2C 183*4882a593Smuzhiyun */ 184*4882a593Smuzhiyun #define CONFIG_SYS_I2C 185*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 186*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 400000 187*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 188*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 189*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED 400000 190*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 191*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun /* I2C EEPROM */ 194*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 195*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 196*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* 64 byte pages */ 197*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* take up to 10 msec */ 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun /* I2C RTC */ 200*4882a593Smuzhiyun #define CONFIG_RTC_M41T11 1 201*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR 0x68 202*4882a593Smuzhiyun #define CONFIG_SYS_M41T11_BASE_YEAR 2000 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun /* GPIO */ 205*4882a593Smuzhiyun #define CONFIG_PCA953X 206*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCA953X_ADDR0 0x18 207*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCA953X_ADDR1 0x19 208*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCA953X_ADDR CONFIG_SYS_I2C_PCA953X_ADDR0 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun /* PCA957 @ 0x18 */ 211*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_BRD_CFG0 0x01 212*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_BRD_CFG1 0x02 213*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_BRD_CFG2 0x04 214*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_XMC_ROOT0 0x08 215*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_FLASH_PASS_CS 0x10 216*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_NVM_WP 0x20 217*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_MONARCH 0x40 218*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_EREADY 0x80 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun /* PCA957 @ 0x19 */ 221*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P14_IO0 0x01 222*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P14_IO1 0x02 223*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P14_IO2 0x04 224*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P14_IO3 0x08 225*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P14_IO4 0x10 226*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P14_IO5 0x20 227*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P14_IO6 0x40 228*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P14_IO7 0x80 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun /* 12-bit ADC used to measure CPU diode */ 231*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MAX1237_ADDR 0x34 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun /* 234*4882a593Smuzhiyun * General PCI 235*4882a593Smuzhiyun * Memory space is mapped 1-1, but I/O space must start from 0. 236*4882a593Smuzhiyun */ 237*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 238*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS 239*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_SIZE 0x40000000 /* 1G */ 240*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 241*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_PHYS 0xe8000000 242*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 1M */ 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun /* 245*4882a593Smuzhiyun * Networking options 246*4882a593Smuzhiyun */ 247*4882a593Smuzhiyun #define CONFIG_TSEC_ENET /* tsec ethernet support */ 248*4882a593Smuzhiyun #define CONFIG_MII 1 /* MII PHY management */ 249*4882a593Smuzhiyun #define CONFIG_ETHPRIME "eTSEC1" 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun #define CONFIG_TSEC1 1 252*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME "eTSEC1" 253*4882a593Smuzhiyun #define TSEC1_FLAGS TSEC_GIGABIT 254*4882a593Smuzhiyun #define TSEC1_PHY_ADDR 1 255*4882a593Smuzhiyun #define TSEC1_PHYIDX 0 256*4882a593Smuzhiyun #define CONFIG_HAS_ETH0 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun #define CONFIG_TSEC2 1 259*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME "eTSEC2" 260*4882a593Smuzhiyun #define TSEC2_FLAGS TSEC_GIGABIT 261*4882a593Smuzhiyun #define TSEC2_PHY_ADDR 2 262*4882a593Smuzhiyun #define TSEC2_PHYIDX 0 263*4882a593Smuzhiyun #define CONFIG_HAS_ETH1 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun #define CONFIG_TSEC3 1 266*4882a593Smuzhiyun #define CONFIG_TSEC3_NAME "eTSEC3" 267*4882a593Smuzhiyun #define TSEC3_FLAGS TSEC_GIGABIT 268*4882a593Smuzhiyun #define TSEC3_PHY_ADDR 3 269*4882a593Smuzhiyun #define TSEC3_PHYIDX 0 270*4882a593Smuzhiyun #define CONFIG_HAS_ETH2 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun #define CONFIG_TSEC4 1 273*4882a593Smuzhiyun #define CONFIG_TSEC4_NAME "eTSEC4" 274*4882a593Smuzhiyun #define TSEC4_FLAGS TSEC_GIGABIT 275*4882a593Smuzhiyun #define TSEC4_PHY_ADDR 4 276*4882a593Smuzhiyun #define TSEC4_PHYIDX 0 277*4882a593Smuzhiyun #define CONFIG_HAS_ETH3 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun /* 280*4882a593Smuzhiyun * BOOTP options 281*4882a593Smuzhiyun */ 282*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE 283*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH 284*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun /* 287*4882a593Smuzhiyun * Miscellaneous configurable options 288*4882a593Smuzhiyun */ 289*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 290*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 291*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 292*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */ 293*4882a593Smuzhiyun #define CONFIG_LOADADDR 0x1000000 /* default location for tftp and bootm */ 294*4882a593Smuzhiyun #define CONFIG_PREBOOT /* enable preboot variable */ 295*4882a593Smuzhiyun #define CONFIG_INTEGRITY /* support booting INTEGRITY OS */ 296*4882a593Smuzhiyun #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun /* 299*4882a593Smuzhiyun * For booting Linux, the board info and command line data 300*4882a593Smuzhiyun * have to be in the first 16 MB of memory, since this is 301*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 302*4882a593Smuzhiyun */ 303*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/ 304*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */ 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun /* 307*4882a593Smuzhiyun * Environment Configuration 308*4882a593Smuzhiyun */ 309*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k (one sector) for env */ 310*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x8000 311*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - (256 * 1024)) 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun /* 314*4882a593Smuzhiyun * Flash memory map: 315*4882a593Smuzhiyun * fff80000 - ffffffff Pri U-Boot (512 KB) 316*4882a593Smuzhiyun * fff40000 - fff7ffff Pri U-Boot Environment (256 KB) 317*4882a593Smuzhiyun * fff00000 - fff3ffff Pri FDT (256KB) 318*4882a593Smuzhiyun * fef00000 - ffefffff Pri OS image (16MB) 319*4882a593Smuzhiyun * fc000000 - feefffff Pri OS Use/Filesystem (47MB) 320*4882a593Smuzhiyun * 321*4882a593Smuzhiyun * fbf80000 - fbffffff Sec U-Boot (512 KB) 322*4882a593Smuzhiyun * fbf40000 - fbf7ffff Sec U-Boot Environment (256 KB) 323*4882a593Smuzhiyun * fbf00000 - fbf3ffff Sec FDT (256KB) 324*4882a593Smuzhiyun * faf00000 - fbefffff Sec OS image (16MB) 325*4882a593Smuzhiyun * f8000000 - faefffff Sec OS Use/Filesystem (47MB) 326*4882a593Smuzhiyun */ 327*4882a593Smuzhiyun #define CONFIG_UBOOT1_ENV_ADDR __stringify(0xfff80000) 328*4882a593Smuzhiyun #define CONFIG_UBOOT2_ENV_ADDR __stringify(0xfbf80000) 329*4882a593Smuzhiyun #define CONFIG_FDT1_ENV_ADDR __stringify(0xfff00000) 330*4882a593Smuzhiyun #define CONFIG_FDT2_ENV_ADDR __stringify(0xfbf00000) 331*4882a593Smuzhiyun #define CONFIG_OS1_ENV_ADDR __stringify(0xfef00000) 332*4882a593Smuzhiyun #define CONFIG_OS2_ENV_ADDR __stringify(0xfaf00000) 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun #define CONFIG_PROG_UBOOT1 \ 335*4882a593Smuzhiyun "$download_cmd $loadaddr $ubootfile; " \ 336*4882a593Smuzhiyun "if test $? -eq 0; then " \ 337*4882a593Smuzhiyun "protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; " \ 338*4882a593Smuzhiyun "erase "CONFIG_UBOOT1_ENV_ADDR" +80000; " \ 339*4882a593Smuzhiyun "cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; " \ 340*4882a593Smuzhiyun "protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; " \ 341*4882a593Smuzhiyun "cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; " \ 342*4882a593Smuzhiyun "if test $? -ne 0; then " \ 343*4882a593Smuzhiyun "echo PROGRAM FAILED; " \ 344*4882a593Smuzhiyun "else; " \ 345*4882a593Smuzhiyun "echo PROGRAM SUCCEEDED; " \ 346*4882a593Smuzhiyun "fi; " \ 347*4882a593Smuzhiyun "else; " \ 348*4882a593Smuzhiyun "echo DOWNLOAD FAILED; " \ 349*4882a593Smuzhiyun "fi;" 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun #define CONFIG_PROG_UBOOT2 \ 352*4882a593Smuzhiyun "$download_cmd $loadaddr $ubootfile; " \ 353*4882a593Smuzhiyun "if test $? -eq 0; then " \ 354*4882a593Smuzhiyun "protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; " \ 355*4882a593Smuzhiyun "erase "CONFIG_UBOOT2_ENV_ADDR" +80000; " \ 356*4882a593Smuzhiyun "cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; " \ 357*4882a593Smuzhiyun "protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; " \ 358*4882a593Smuzhiyun "cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; " \ 359*4882a593Smuzhiyun "if test $? -ne 0; then " \ 360*4882a593Smuzhiyun "echo PROGRAM FAILED; " \ 361*4882a593Smuzhiyun "else; " \ 362*4882a593Smuzhiyun "echo PROGRAM SUCCEEDED; " \ 363*4882a593Smuzhiyun "fi; " \ 364*4882a593Smuzhiyun "else; " \ 365*4882a593Smuzhiyun "echo DOWNLOAD FAILED; " \ 366*4882a593Smuzhiyun "fi;" 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun #define CONFIG_BOOT_OS_NET \ 369*4882a593Smuzhiyun "$download_cmd $osaddr $osfile; " \ 370*4882a593Smuzhiyun "if test $? -eq 0; then " \ 371*4882a593Smuzhiyun "if test -n $fdtaddr; then " \ 372*4882a593Smuzhiyun "$download_cmd $fdtaddr $fdtfile; " \ 373*4882a593Smuzhiyun "if test $? -eq 0; then " \ 374*4882a593Smuzhiyun "bootm $osaddr - $fdtaddr; " \ 375*4882a593Smuzhiyun "else; " \ 376*4882a593Smuzhiyun "echo FDT DOWNLOAD FAILED; " \ 377*4882a593Smuzhiyun "fi; " \ 378*4882a593Smuzhiyun "else; " \ 379*4882a593Smuzhiyun "bootm $osaddr; " \ 380*4882a593Smuzhiyun "fi; " \ 381*4882a593Smuzhiyun "else; " \ 382*4882a593Smuzhiyun "echo OS DOWNLOAD FAILED; " \ 383*4882a593Smuzhiyun "fi;" 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun #define CONFIG_PROG_OS1 \ 386*4882a593Smuzhiyun "$download_cmd $osaddr $osfile; " \ 387*4882a593Smuzhiyun "if test $? -eq 0; then " \ 388*4882a593Smuzhiyun "erase "CONFIG_OS1_ENV_ADDR" +$filesize; " \ 389*4882a593Smuzhiyun "cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \ 390*4882a593Smuzhiyun "cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \ 391*4882a593Smuzhiyun "if test $? -ne 0; then " \ 392*4882a593Smuzhiyun "echo OS PROGRAM FAILED; " \ 393*4882a593Smuzhiyun "else; " \ 394*4882a593Smuzhiyun "echo OS PROGRAM SUCCEEDED; " \ 395*4882a593Smuzhiyun "fi; " \ 396*4882a593Smuzhiyun "else; " \ 397*4882a593Smuzhiyun "echo OS DOWNLOAD FAILED; " \ 398*4882a593Smuzhiyun "fi;" 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun #define CONFIG_PROG_OS2 \ 401*4882a593Smuzhiyun "$download_cmd $osaddr $osfile; " \ 402*4882a593Smuzhiyun "if test $? -eq 0; then " \ 403*4882a593Smuzhiyun "erase "CONFIG_OS2_ENV_ADDR" +$filesize; " \ 404*4882a593Smuzhiyun "cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \ 405*4882a593Smuzhiyun "cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \ 406*4882a593Smuzhiyun "if test $? -ne 0; then " \ 407*4882a593Smuzhiyun "echo OS PROGRAM FAILED; " \ 408*4882a593Smuzhiyun "else; " \ 409*4882a593Smuzhiyun "echo OS PROGRAM SUCCEEDED; " \ 410*4882a593Smuzhiyun "fi; " \ 411*4882a593Smuzhiyun "else; " \ 412*4882a593Smuzhiyun "echo OS DOWNLOAD FAILED; " \ 413*4882a593Smuzhiyun "fi;" 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun #define CONFIG_PROG_FDT1 \ 416*4882a593Smuzhiyun "$download_cmd $fdtaddr $fdtfile; " \ 417*4882a593Smuzhiyun "if test $? -eq 0; then " \ 418*4882a593Smuzhiyun "erase "CONFIG_FDT1_ENV_ADDR" +$filesize;" \ 419*4882a593Smuzhiyun "cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \ 420*4882a593Smuzhiyun "cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \ 421*4882a593Smuzhiyun "if test $? -ne 0; then " \ 422*4882a593Smuzhiyun "echo FDT PROGRAM FAILED; " \ 423*4882a593Smuzhiyun "else; " \ 424*4882a593Smuzhiyun "echo FDT PROGRAM SUCCEEDED; " \ 425*4882a593Smuzhiyun "fi; " \ 426*4882a593Smuzhiyun "else; " \ 427*4882a593Smuzhiyun "echo FDT DOWNLOAD FAILED; " \ 428*4882a593Smuzhiyun "fi;" 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun #define CONFIG_PROG_FDT2 \ 431*4882a593Smuzhiyun "$download_cmd $fdtaddr $fdtfile; " \ 432*4882a593Smuzhiyun "if test $? -eq 0; then " \ 433*4882a593Smuzhiyun "erase "CONFIG_FDT2_ENV_ADDR" +$filesize;" \ 434*4882a593Smuzhiyun "cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \ 435*4882a593Smuzhiyun "cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \ 436*4882a593Smuzhiyun "if test $? -ne 0; then " \ 437*4882a593Smuzhiyun "echo FDT PROGRAM FAILED; " \ 438*4882a593Smuzhiyun "else; " \ 439*4882a593Smuzhiyun "echo FDT PROGRAM SUCCEEDED; " \ 440*4882a593Smuzhiyun "fi; " \ 441*4882a593Smuzhiyun "else; " \ 442*4882a593Smuzhiyun "echo FDT DOWNLOAD FAILED; " \ 443*4882a593Smuzhiyun "fi;" 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 446*4882a593Smuzhiyun "autoload=yes\0" \ 447*4882a593Smuzhiyun "download_cmd=tftp\0" \ 448*4882a593Smuzhiyun "console_args=console=ttyS0,115200\0" \ 449*4882a593Smuzhiyun "root_args=root=/dev/nfs rw\0" \ 450*4882a593Smuzhiyun "misc_args=ip=on\0" \ 451*4882a593Smuzhiyun "set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \ 452*4882a593Smuzhiyun "bootfile=/home/user/file\0" \ 453*4882a593Smuzhiyun "osfile=/home/user/board.uImage\0" \ 454*4882a593Smuzhiyun "fdtfile=/home/user/board.dtb\0" \ 455*4882a593Smuzhiyun "ubootfile=/home/user/u-boot.bin\0" \ 456*4882a593Smuzhiyun "fdtaddr=0x1e00000\0" \ 457*4882a593Smuzhiyun "osaddr=0x1000000\0" \ 458*4882a593Smuzhiyun "loadaddr=0x1000000\0" \ 459*4882a593Smuzhiyun "prog_uboot1="CONFIG_PROG_UBOOT1"\0" \ 460*4882a593Smuzhiyun "prog_uboot2="CONFIG_PROG_UBOOT2"\0" \ 461*4882a593Smuzhiyun "prog_os1="CONFIG_PROG_OS1"\0" \ 462*4882a593Smuzhiyun "prog_os2="CONFIG_PROG_OS2"\0" \ 463*4882a593Smuzhiyun "prog_fdt1="CONFIG_PROG_FDT1"\0" \ 464*4882a593Smuzhiyun "prog_fdt2="CONFIG_PROG_FDT2"\0" \ 465*4882a593Smuzhiyun "bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0" \ 466*4882a593Smuzhiyun "bootcmd_flash1=run set_bootargs; " \ 467*4882a593Smuzhiyun "bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\ 468*4882a593Smuzhiyun "bootcmd_flash2=run set_bootargs; " \ 469*4882a593Smuzhiyun "bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\ 470*4882a593Smuzhiyun "bootcmd=run bootcmd_flash1\0" 471*4882a593Smuzhiyun #endif /* __CONFIG_H */ 472