xref: /OK3568_Linux_fs/u-boot/include/configs/xpedite517x.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2009 Extreme Engineering Solutions, Inc.
3*4882a593Smuzhiyun  * Copyright 2007-2008 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun  * xpedite517x board configuration file
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #ifndef __CONFIG_H
12*4882a593Smuzhiyun #define __CONFIG_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun  * High Level Configuration Options
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun #define CONFIG_XPEDITE5140	1	/* MPC8641HPCN board specific */
18*4882a593Smuzhiyun #define CONFIG_SYS_BOARD_NAME	"XPedite5170"
19*4882a593Smuzhiyun #define CONFIG_SYS_FORM_3U_VPX	1
20*4882a593Smuzhiyun #define CONFIG_LINUX_RESET_VEC	0x100	/* Reset vector used by Linux */
21*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R	/* Call board_pre_init */
22*4882a593Smuzhiyun #define CONFIG_BAT_RW		1	/* Use common BAT rw code */
23*4882a593Smuzhiyun #define CONFIG_HIGH_BATS	1	/* High BATs supported and enabled */
24*4882a593Smuzhiyun #define CONFIG_ALTIVEC		1
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define	CONFIG_SYS_TEXT_BASE	0xfff00000
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW	1	/* show pci devices on startup */
29*4882a593Smuzhiyun #define CONFIG_PCIE1		1	/* PCIE controller 1 */
30*4882a593Smuzhiyun #define CONFIG_PCIE2		1	/* PCIE controller 2 */
31*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT	1	/* Use common FSL init code */
32*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 1	/* indirect PCI bridge support */
33*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT	1	/* enable 64-bit PCI resources */
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun  * DDR config
37*4882a593Smuzhiyun  */
38*4882a593Smuzhiyun #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
39*4882a593Smuzhiyun #define CONFIG_DDR_SPD
40*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
41*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS1		0x54	/* Both channels use the */
42*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS2		0x54	/* same SPD data         */
43*4882a593Smuzhiyun #define SPD_EEPROM_OFFSET		0x200	/* OFFSET of SPD in EEPROM */
44*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR	1
45*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL	1
46*4882a593Smuzhiyun #define CONFIG_DDR_ECC
47*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
48*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/
49*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
50*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM
51*4882a593Smuzhiyun #define CONFIG_SYS_MAX_DDR_BAT_SIZE	0x80000000	/* BAT mapping size */
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun  * virtual address to be used for temporary mappings.  There
55*4882a593Smuzhiyun  * should be 128k free at this VA.
56*4882a593Smuzhiyun  */
57*4882a593Smuzhiyun #define CONFIG_SYS_SCRATCH_VA	0xe0000000
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #ifndef __ASSEMBLY__
60*4882a593Smuzhiyun extern unsigned long get_board_sys_clk(unsigned long dummy);
61*4882a593Smuzhiyun #endif
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0) /* sysclk for MPC86xx */
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun  * L2CR setup
67*4882a593Smuzhiyun  */
68*4882a593Smuzhiyun #define CONFIG_SYS_L2
69*4882a593Smuzhiyun #define L2_INIT		0
70*4882a593Smuzhiyun #define L2_ENABLE	(L2CR_L2E)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /*
73*4882a593Smuzhiyun  * Base addresses -- Note these are effective addresses where the
74*4882a593Smuzhiyun  * actual resources get mapped (not physical addresses)
75*4882a593Smuzhiyun  */
76*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR		0xef000000	/* relocated CCSRBAR */
77*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS		CONFIG_SYS_CCSRBAR
78*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
79*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_HIGH	0x0
80*4882a593Smuzhiyun #define CONFIG_SYS_IMMR			CONFIG_SYS_CCSRBAR
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun  * Diagnostics
84*4882a593Smuzhiyun  */
85*4882a593Smuzhiyun #define CONFIG_SYS_ALT_MEMTEST
86*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	0x10000000
87*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		0x20000000
88*4882a593Smuzhiyun #define CONFIG_POST			(CONFIG_SYS_POST_MEMORY |\
89*4882a593Smuzhiyun 					 CONFIG_SYS_POST_I2C)
90*4882a593Smuzhiyun /* The XPedite5170 can host an XMC which has an EEPROM at address 0x50 */
91*4882a593Smuzhiyun #define I2C_ADDR_IGNORE_LIST		{0x50}
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun  * Memory map
95*4882a593Smuzhiyun  * 0x0000_0000	0x7fff_ffff	DDR			2G Cacheable
96*4882a593Smuzhiyun  * 0x8000_0000	0xbfff_ffff	PCIe1 Mem		1G non-cacheable
97*4882a593Smuzhiyun  * 0xc000_0000	0xcfff_ffff	PCIe2 Mem		256M non-cacheable
98*4882a593Smuzhiyun  * 0xe000_0000	0xe7ff_ffff	SRAM/SSRAM/L1 Cache	128M non-cacheable
99*4882a593Smuzhiyun  * 0xe800_0000	0xe87f_ffff	PCIe1 IO		8M non-cacheable
100*4882a593Smuzhiyun  * 0xe880_0000	0xe8ff_ffff	PCIe2 IO		8M non-cacheable
101*4882a593Smuzhiyun  * 0xef00_0000	0xef0f_ffff	CCSR/IMMR		1M non-cacheable
102*4882a593Smuzhiyun  * 0xef80_0000	0xef8f_ffff	NAND Flash		1M non-cacheable
103*4882a593Smuzhiyun  * 0xf000_0000	0xf7ff_ffff	NOR Flash 2		128M non-cacheable
104*4882a593Smuzhiyun  * 0xf800_0000	0xffff_ffff	NOR Flash 1		128M non-cacheable
105*4882a593Smuzhiyun  */
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LCRR		(LCRR_CLKDIV_4 | LCRR_EADC_3)
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /*
110*4882a593Smuzhiyun  * NAND flash configuration
111*4882a593Smuzhiyun  */
112*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE		0xef800000
113*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE2		0xef840000	/* Unused at this time */
114*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST 	{CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE2}
115*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE	2
116*4882a593Smuzhiyun #define CONFIG_NAND_ACTL
117*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ACTL_ALE 	(1 << 14)	/* C_LA14 */
118*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ACTL_CLE 	(1 << 15)	/* C_LA15 */
119*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ACTL_NCE	0		/* NCE not controlled by ADDR */
120*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ACTL_DELAY	25
121*4882a593Smuzhiyun #define CONFIG_JFFS2_NAND
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun  * NOR flash configuration
125*4882a593Smuzhiyun  */
126*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE		0xf8000000
127*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE2		0xf0000000
128*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
129*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
130*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
131*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
132*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
133*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER
134*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
135*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
136*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_AUTOPROTECT_LIST	{ {0xfff00000, 0xc0000}, \
137*4882a593Smuzhiyun 						  {0xf7f00000, 0xc0000} }
138*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
139*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE_EARLY	0xfff00000	/* early monitor loc */
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /*
142*4882a593Smuzhiyun  * Chip select configuration
143*4882a593Smuzhiyun  */
144*4882a593Smuzhiyun /* NOR Flash 0 on CS0 */
145*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE	|\
146*4882a593Smuzhiyun 				 BR_PS_16		|\
147*4882a593Smuzhiyun 				 BR_V)
148*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM	(OR_AM_128MB		|\
149*4882a593Smuzhiyun 				 OR_GPCM_CSNT		|\
150*4882a593Smuzhiyun 				 OR_GPCM_XACS		|\
151*4882a593Smuzhiyun 				 OR_GPCM_ACS_DIV2	|\
152*4882a593Smuzhiyun 				 OR_GPCM_SCY_8		|\
153*4882a593Smuzhiyun 				 OR_GPCM_TRLX		|\
154*4882a593Smuzhiyun 				 OR_GPCM_EHTR		|\
155*4882a593Smuzhiyun 				 OR_GPCM_EAD)
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* NOR Flash 1 on CS1 */
158*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_FLASH_BASE2	|\
159*4882a593Smuzhiyun 				 BR_PS_16		|\
160*4882a593Smuzhiyun 				 BR_V)
161*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_OR0_PRELIM
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /* NAND flash on CS2 */
164*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM	(CONFIG_SYS_NAND_BASE	|\
165*4882a593Smuzhiyun 				 BR_PS_8		|\
166*4882a593Smuzhiyun 				 BR_V)
167*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM	(OR_AM_256KB		|\
168*4882a593Smuzhiyun 				 OR_GPCM_BCTLD		|\
169*4882a593Smuzhiyun 				 OR_GPCM_CSNT		|\
170*4882a593Smuzhiyun 				 OR_GPCM_ACS_DIV4	|\
171*4882a593Smuzhiyun 				 OR_GPCM_SCY_4		|\
172*4882a593Smuzhiyun 				 OR_GPCM_TRLX		|\
173*4882a593Smuzhiyun 				 OR_GPCM_EHTR)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /* Optional NAND flash on CS3 */
176*4882a593Smuzhiyun #define CONFIG_SYS_BR3_PRELIM	(CONFIG_SYS_NAND_BASE2	|\
177*4882a593Smuzhiyun 				 BR_PS_8		|\
178*4882a593Smuzhiyun 				 BR_V)
179*4882a593Smuzhiyun #define CONFIG_SYS_OR3_PRELIM	CONFIG_SYS_OR2_PRELIM
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun  * Use L1 as initial stack
183*4882a593Smuzhiyun  */
184*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK	1
185*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0xe0000000
186*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
189*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)	/* Reserve 512 KB for Mon */
192*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun /*
195*4882a593Smuzhiyun  * Serial Port
196*4882a593Smuzhiyun  */
197*4882a593Smuzhiyun #define CONFIG_CONS_INDEX		1
198*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL
199*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE	1
200*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
201*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
202*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
203*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE	\
204*4882a593Smuzhiyun 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
205*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO		1	/* echo on for serial download */
206*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun /*
209*4882a593Smuzhiyun  * I2C
210*4882a593Smuzhiyun  */
211*4882a593Smuzhiyun #define CONFIG_SYS_I2C
212*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL
213*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED	100000
214*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
215*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
216*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED	100000
217*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
218*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /* PEX8518 slave I2C interface */
221*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PEX8518_ADDR	0x70
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /* I2C DS1631 temperature sensor */
224*4882a593Smuzhiyun #define CONFIG_SYS_I2C_LM90_ADDR	0x4c
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /* I2C EEPROM - AT24C128B */
227*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR		0x54
228*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		2
229*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	6	/* 64 byte pages */
230*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	10	/* take up to 10 msec */
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun /* I2C RTC */
233*4882a593Smuzhiyun #define CONFIG_RTC_M41T11		1
234*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR		0x68
235*4882a593Smuzhiyun #define CONFIG_SYS_M41T11_BASE_YEAR	2000
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /* GPIO */
238*4882a593Smuzhiyun #define CONFIG_PCA953X
239*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCA953X_ADDR0	0x18
240*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCA953X_ADDR1	0x1c
241*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCA953X_ADDR2	0x1e
242*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCA953X_ADDR3	0x1f
243*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCA953X_ADDR	CONFIG_SYS_I2C_PCA953X_ADDR0
244*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PCA9553_ADDR	0x62
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun /*
247*4882a593Smuzhiyun  * PU = pulled high, PD = pulled low
248*4882a593Smuzhiyun  * I = input, O = output, IO = input/output
249*4882a593Smuzhiyun  */
250*4882a593Smuzhiyun /* PCA9557 @ 0x18*/
251*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_C0_SER0_EN		0x01 /* PU; UART0 enable (1: enabled) */
252*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_C0_SER0_MODE		0x02 /* PU; UART0 serial mode select */
253*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_C0_SER1_EN		0x04 /* PU; UART1 enable (1: enabled) */
254*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_C0_SER1_MODE		0x08 /* PU; UART1 serial mode select */
255*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_C0_FLASH_PASS_CS	0x10 /* PU; Boot flash CS select */
256*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_NVM_WP		0x20 /* PU; Set to 0 to enable NVM writing */
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun /* PCA9557 @ 0x1c*/
259*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_XMC0_ROOT0		0x01 /* PU; Low if XMC is RC */
260*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_PLUG_GPIO0		0x02 /* Samtec connector GPIO */
261*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_XMC0_WAKE		0x04 /* PU; XMC wake */
262*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_XMC0_BIST		0x08 /* PU; XMC built in self test */
263*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_XMC_PRESENT		0x10 /* PU; Low if XMC module installed */
264*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_PMC_PRESENT		0x20 /* PU; Low if PMC module installed */
265*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_PMC0_MONARCH		0x40 /* PMC monarch mode enable */
266*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_PMC0_EREADY		0x80 /* PU; PMC PCI eready */
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun /* PCA9557 @ 0x1e*/
269*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P0_GA0		0x01 /* PU; VPX Geographical address */
270*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P0_GA1		0x02 /* PU; VPX Geographical address */
271*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P0_GA2		0x04 /* PU; VPX Geographical address */
272*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P0_GA3		0x08 /* PU; VPX Geographical address */
273*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P0_GA4		0x10 /* PU; VPX Geographical address */
274*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P0_GAP		0x20 /* PU; VPX Geographical address parity */
275*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_P1_SYSEN		0x80 /* PU; VPX P1 SYSCON */
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun /* PCA9557 @ 0x1f */
278*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_VPX_GPIO0		0x01 /* PU; VPX P15 GPIO */
279*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_VPX_GPIO1		0x02 /* PU; VPX P15 GPIO */
280*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_VPX_GPIO2		0x04 /* PU; VPX P15 GPIO */
281*4882a593Smuzhiyun #define CONFIG_SYS_PCA953X_VPX_GPIO3		0x08 /* PU; VPX P15 GPIO */
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun /*
284*4882a593Smuzhiyun  * General PCI
285*4882a593Smuzhiyun  * Memory space is mapped 1-1, but I/O space must start from 0.
286*4882a593Smuzhiyun  */
287*4882a593Smuzhiyun /* PCIE1 - PEX8518 */
288*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
289*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS	CONFIG_SYS_PCIE1_MEM_BUS
290*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE	0x40000000	/* 1G */
291*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
292*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS	0xe8000000
293*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000	/* 8M */
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /* PCIE2 - VPX P1 */
296*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS	0xc0000000
297*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS	CONFIG_SYS_PCIE2_MEM_BUS
298*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */
299*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
300*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS	0xe8800000
301*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_SIZE	0x00800000	/* 8M */
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun /*
304*4882a593Smuzhiyun  * Networking options
305*4882a593Smuzhiyun  */
306*4882a593Smuzhiyun #define CONFIG_TSEC_ENET		/* tsec ethernet support */
307*4882a593Smuzhiyun #define CONFIG_MII		1	/* MII PHY management */
308*4882a593Smuzhiyun #define CONFIG_ETHPRIME		"eTSEC1"
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun #define CONFIG_TSEC1		1
311*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME	"eTSEC1"
312*4882a593Smuzhiyun #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
313*4882a593Smuzhiyun #define TSEC1_PHY_ADDR		1
314*4882a593Smuzhiyun #define TSEC1_PHYIDX		0
315*4882a593Smuzhiyun #define CONFIG_HAS_ETH0
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun #define CONFIG_TSEC2		1
318*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME	"eTSEC2"
319*4882a593Smuzhiyun #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
320*4882a593Smuzhiyun #define TSEC2_PHY_ADDR		2
321*4882a593Smuzhiyun #define TSEC2_PHYIDX		0
322*4882a593Smuzhiyun #define CONFIG_HAS_ETH1
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun /*
325*4882a593Smuzhiyun  * BAT mappings
326*4882a593Smuzhiyun  */
327*4882a593Smuzhiyun #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
328*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DEFAULT_DBATL	(CONFIG_SYS_CCSRBAR_DEFAULT	|\
329*4882a593Smuzhiyun 					 BATL_PP_RW			|\
330*4882a593Smuzhiyun 					 BATL_CACHEINHIBIT		|\
331*4882a593Smuzhiyun 					 BATL_GUARDEDSTORAGE)
332*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DEFAULT_DBATU	(CONFIG_SYS_CCSRBAR_DEFAULT	|\
333*4882a593Smuzhiyun 					 BATU_BL_1M			|\
334*4882a593Smuzhiyun 					 BATU_VS			|\
335*4882a593Smuzhiyun 					 BATU_VP)
336*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DEFAULT_IBATL	(CONFIG_SYS_CCSRBAR_DEFAULT	|\
337*4882a593Smuzhiyun 					 BATL_PP_RW			|\
338*4882a593Smuzhiyun 					 BATL_CACHEINHIBIT)
339*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DEFAULT_IBATU	CONFIG_SYS_CCSR_DEFAULT_DBATU
340*4882a593Smuzhiyun #endif
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun /*
343*4882a593Smuzhiyun  * BAT0		2G	Cacheable, non-guarded
344*4882a593Smuzhiyun  * 0x0000_0000	2G	DDR
345*4882a593Smuzhiyun  */
346*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
347*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0U	(BATU_BL_2G | BATU_VS | BATU_VP)
348*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE)
349*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0U	CONFIG_SYS_DBAT0U
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun /*
352*4882a593Smuzhiyun  * BAT1		1G	Cache-inhibited, guarded
353*4882a593Smuzhiyun  * 0x8000_0000	1G	PCI-Express 1 Memory
354*4882a593Smuzhiyun  */
355*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1L	(CONFIG_SYS_PCIE1_MEM_PHYS	|\
356*4882a593Smuzhiyun 				 BATL_PP_RW			|\
357*4882a593Smuzhiyun 				 BATL_CACHEINHIBIT		|\
358*4882a593Smuzhiyun 				 BATL_GUARDEDSTORAGE)
359*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1U	(CONFIG_SYS_PCIE1_MEM_PHYS	|\
360*4882a593Smuzhiyun 				 BATU_BL_1G			|\
361*4882a593Smuzhiyun 				 BATU_VS			|\
362*4882a593Smuzhiyun 				 BATU_VP)
363*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_PCIE1_MEM_PHYS	|\
364*4882a593Smuzhiyun 				 BATL_PP_RW			|\
365*4882a593Smuzhiyun 				 BATL_CACHEINHIBIT)
366*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1U	CONFIG_SYS_DBAT1U
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun /*
369*4882a593Smuzhiyun  * BAT2		512M	Cache-inhibited, guarded
370*4882a593Smuzhiyun  * 0xc000_0000	512M	PCI-Express 2 Memory
371*4882a593Smuzhiyun  */
372*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_PCIE2_MEM_PHYS	|\
373*4882a593Smuzhiyun 				 BATL_PP_RW			|\
374*4882a593Smuzhiyun 				 BATL_CACHEINHIBIT		|\
375*4882a593Smuzhiyun 				 BATL_GUARDEDSTORAGE)
376*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2U	(CONFIG_SYS_PCIE2_MEM_PHYS	|\
377*4882a593Smuzhiyun 				 BATU_BL_512M			|\
378*4882a593Smuzhiyun 				 BATU_VS			|\
379*4882a593Smuzhiyun 				 BATU_VP)
380*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_PCIE2_MEM_PHYS	|\
381*4882a593Smuzhiyun 				 BATL_PP_RW			|\
382*4882a593Smuzhiyun 				 BATL_CACHEINHIBIT)
383*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun /*
386*4882a593Smuzhiyun  * BAT3		1M	Cache-inhibited, guarded
387*4882a593Smuzhiyun  * 0xe000_0000	1M	CCSR
388*4882a593Smuzhiyun  */
389*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3L	(CONFIG_SYS_CCSRBAR		|\
390*4882a593Smuzhiyun 				 BATL_PP_RW			|\
391*4882a593Smuzhiyun 				 BATL_CACHEINHIBIT		|\
392*4882a593Smuzhiyun 				 BATL_GUARDEDSTORAGE)
393*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3U	(CONFIG_SYS_CCSRBAR		|\
394*4882a593Smuzhiyun 				 BATU_BL_1M			|\
395*4882a593Smuzhiyun 				 BATU_VS			|\
396*4882a593Smuzhiyun 				 BATU_VP)
397*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_CCSRBAR		|\
398*4882a593Smuzhiyun 				 BATL_PP_RW			|\
399*4882a593Smuzhiyun 				 BATL_CACHEINHIBIT)
400*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3U	CONFIG_SYS_DBAT3U
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun /*
403*4882a593Smuzhiyun  * BAT4		32M	Cache-inhibited, guarded
404*4882a593Smuzhiyun  * 0xe200_0000	16M	PCI-Express 1 I/O
405*4882a593Smuzhiyun  * 0xe300_0000	16M	PCI-Express 2 I/0
406*4882a593Smuzhiyun  */
407*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4L	(CONFIG_SYS_PCIE1_IO_PHYS	|\
408*4882a593Smuzhiyun 				 BATL_PP_RW			|\
409*4882a593Smuzhiyun 				 BATL_CACHEINHIBIT		|\
410*4882a593Smuzhiyun 				 BATL_GUARDEDSTORAGE)
411*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4U	(CONFIG_SYS_PCIE1_IO_PHYS	|\
412*4882a593Smuzhiyun 				 BATU_BL_32M			|\
413*4882a593Smuzhiyun 				 BATU_VS			|\
414*4882a593Smuzhiyun 				 BATU_VP)
415*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_PCIE1_IO_PHYS	|\
416*4882a593Smuzhiyun 				 BATL_PP_RW			|\
417*4882a593Smuzhiyun 				 BATL_CACHEINHIBIT)
418*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4U	CONFIG_SYS_DBAT4U
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun /*
421*4882a593Smuzhiyun  * BAT5		128K	Cacheable, non-guarded
422*4882a593Smuzhiyun  * 0xe400_1000	128K	Init RAM for stack in the CPU DCache (no backing memory)
423*4882a593Smuzhiyun  */
424*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5L	(CONFIG_SYS_INIT_RAM_ADDR	|\
425*4882a593Smuzhiyun 				 BATL_PP_RW			|\
426*4882a593Smuzhiyun 				 BATL_MEMCOHERENCE)
427*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5U	(CONFIG_SYS_INIT_RAM_ADDR	|\
428*4882a593Smuzhiyun 				 BATU_BL_128K			|\
429*4882a593Smuzhiyun 				 BATU_VS			|\
430*4882a593Smuzhiyun 				 BATU_VP)
431*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5L	CONFIG_SYS_DBAT5L
432*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5U	CONFIG_SYS_DBAT5U
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun /*
435*4882a593Smuzhiyun  * BAT6		256M	Cache-inhibited, guarded
436*4882a593Smuzhiyun  * 0xf000_0000	256M	FLASH
437*4882a593Smuzhiyun  */
438*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6L	(CONFIG_SYS_FLASH_BASE2		|\
439*4882a593Smuzhiyun 				 BATL_PP_RW			|\
440*4882a593Smuzhiyun 				 BATL_CACHEINHIBIT		|\
441*4882a593Smuzhiyun 				 BATL_GUARDEDSTORAGE)
442*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6U	(CONFIG_SYS_FLASH_BASE		|\
443*4882a593Smuzhiyun 				 BATU_BL_256M			|\
444*4882a593Smuzhiyun 				 BATU_VS			|\
445*4882a593Smuzhiyun 				 BATU_VP)
446*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6L	(CONFIG_SYS_FLASH_BASE		|\
447*4882a593Smuzhiyun 				 BATL_PP_RW			|\
448*4882a593Smuzhiyun 				 BATL_MEMCOHERENCE)
449*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6U	CONFIG_SYS_DBAT6U
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun /* Map the last 1M of flash where we're running from reset */
452*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY	|\
453*4882a593Smuzhiyun 				 BATL_PP_RW			|\
454*4882a593Smuzhiyun 				 BATL_CACHEINHIBIT		|\
455*4882a593Smuzhiyun 				 BATL_GUARDEDSTORAGE)
456*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6U_EARLY	(CONFIG_SYS_TEXT_BASE			|\
457*4882a593Smuzhiyun 				 BATU_BL_1M			|\
458*4882a593Smuzhiyun 				 BATU_VS			|\
459*4882a593Smuzhiyun 				 BATU_VP)
460*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6L_EARLY	(CONFIG_SYS_MONITOR_BASE_EARLY	|\
461*4882a593Smuzhiyun 				 BATL_PP_RW			|\
462*4882a593Smuzhiyun 				 BATL_MEMCOHERENCE)
463*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6U_EARLY	CONFIG_SYS_DBAT6U_EARLY
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun /*
466*4882a593Smuzhiyun  * BAT7		64M	Cache-inhibited, guarded
467*4882a593Smuzhiyun  * 0xe800_0000	64K	NAND FLASH
468*4882a593Smuzhiyun  * 0xe804_0000	128K	DUART Registers
469*4882a593Smuzhiyun  */
470*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7L	(CONFIG_SYS_NAND_BASE		|\
471*4882a593Smuzhiyun 				 BATL_PP_RW			|\
472*4882a593Smuzhiyun 				 BATL_CACHEINHIBIT		|\
473*4882a593Smuzhiyun 				 BATL_GUARDEDSTORAGE)
474*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7U 	(CONFIG_SYS_NAND_BASE		|\
475*4882a593Smuzhiyun 				 BATU_BL_512K			|\
476*4882a593Smuzhiyun 				 BATU_VS			|\
477*4882a593Smuzhiyun 				 BATU_VP)
478*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7L	(CONFIG_SYS_NAND_BASE		|\
479*4882a593Smuzhiyun 				 BATL_PP_RW			|\
480*4882a593Smuzhiyun 				 BATL_CACHEINHIBIT)
481*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7U	CONFIG_SYS_DBAT7U
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun /*
484*4882a593Smuzhiyun  * Miscellaneous configurable options
485*4882a593Smuzhiyun  */
486*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
487*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
488*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING	1		/* Command-line editing */
489*4882a593Smuzhiyun #define CONFIG_LOADADDR		0x1000000	/* default location for tftp and bootm */
490*4882a593Smuzhiyun #define CONFIG_PREBOOT				/* enable preboot variable */
491*4882a593Smuzhiyun #define CONFIG_INTEGRITY			/* support booting INTEGRITY OS */
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun /*
494*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
495*4882a593Smuzhiyun  * have to be in the first 16 MB of memory, since this is
496*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization.
497*4882a593Smuzhiyun  */
498*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ	(16 << 20)	/* Initial Memory map for Linux*/
499*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN	(16 << 20)	/* Increase max gunzip size */
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun /*
502*4882a593Smuzhiyun  * Environment Configuration
503*4882a593Smuzhiyun  */
504*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	0x20000		/* 128k (one sector) for env */
505*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x8000
506*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun /*
509*4882a593Smuzhiyun  * Flash memory map:
510*4882a593Smuzhiyun  * fffc0000 - ffffffff	Pri FDT (256KB)
511*4882a593Smuzhiyun  * fff80000 - fffbffff	Pri U-Boot Environment (256 KB)
512*4882a593Smuzhiyun  * fff00000 - fff7ffff	Pri U-Boot (512 KB)
513*4882a593Smuzhiyun  * fef00000 - ffefffff	Pri OS image (16MB)
514*4882a593Smuzhiyun  * f8000000 - feefffff	Pri OS Use/Filesystem (111MB)
515*4882a593Smuzhiyun  *
516*4882a593Smuzhiyun  * f7fc0000 - f7ffffff	Sec FDT (256KB)
517*4882a593Smuzhiyun  * f7f80000 - f7fbffff	Sec U-Boot Environment (256 KB)
518*4882a593Smuzhiyun  * f7f00000 - f7f7ffff	Sec U-Boot (512 KB)
519*4882a593Smuzhiyun  * f6f00000 - f7efffff	Sec OS image (16MB)
520*4882a593Smuzhiyun  * f0000000 - f6efffff	Sec OS Use/Filesystem (111MB)
521*4882a593Smuzhiyun  */
522*4882a593Smuzhiyun #define CONFIG_UBOOT1_ENV_ADDR	__stringify(0xfff00000)
523*4882a593Smuzhiyun #define CONFIG_UBOOT2_ENV_ADDR	__stringify(0xf7f00000)
524*4882a593Smuzhiyun #define CONFIG_FDT1_ENV_ADDR	__stringify(0xfffc0000)
525*4882a593Smuzhiyun #define CONFIG_FDT2_ENV_ADDR	__stringify(0xf7fc0000)
526*4882a593Smuzhiyun #define CONFIG_OS1_ENV_ADDR	__stringify(0xfef00000)
527*4882a593Smuzhiyun #define CONFIG_OS2_ENV_ADDR	__stringify(0xf6f00000)
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun #define CONFIG_PROG_UBOOT1						\
530*4882a593Smuzhiyun 	"$download_cmd $loadaddr $ubootfile; "				\
531*4882a593Smuzhiyun 	"if test $? -eq 0; then "					\
532*4882a593Smuzhiyun 		"protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
533*4882a593Smuzhiyun 		"erase "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
534*4882a593Smuzhiyun 		"cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; "	\
535*4882a593Smuzhiyun 		"protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; "		\
536*4882a593Smuzhiyun 		"cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; "	\
537*4882a593Smuzhiyun 		"if test $? -ne 0; then "				\
538*4882a593Smuzhiyun 			"echo PROGRAM FAILED; "				\
539*4882a593Smuzhiyun 		"else; "						\
540*4882a593Smuzhiyun 			"echo PROGRAM SUCCEEDED; "			\
541*4882a593Smuzhiyun 		"fi; "							\
542*4882a593Smuzhiyun 	"else; "							\
543*4882a593Smuzhiyun 		"echo DOWNLOAD FAILED; "				\
544*4882a593Smuzhiyun 	"fi;"
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun #define CONFIG_PROG_UBOOT2						\
547*4882a593Smuzhiyun 	"$download_cmd $loadaddr $ubootfile; "				\
548*4882a593Smuzhiyun 	"if test $? -eq 0; then "					\
549*4882a593Smuzhiyun 		"protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
550*4882a593Smuzhiyun 		"erase "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
551*4882a593Smuzhiyun 		"cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; "	\
552*4882a593Smuzhiyun 		"protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; "		\
553*4882a593Smuzhiyun 		"cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; "	\
554*4882a593Smuzhiyun 		"if test $? -ne 0; then "				\
555*4882a593Smuzhiyun 			"echo PROGRAM FAILED; "				\
556*4882a593Smuzhiyun 		"else; "						\
557*4882a593Smuzhiyun 			"echo PROGRAM SUCCEEDED; "			\
558*4882a593Smuzhiyun 		"fi; "							\
559*4882a593Smuzhiyun 	"else; "							\
560*4882a593Smuzhiyun 		"echo DOWNLOAD FAILED; "				\
561*4882a593Smuzhiyun 	"fi;"
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun #define CONFIG_BOOT_OS_NET						\
564*4882a593Smuzhiyun 	"$download_cmd $osaddr $osfile; "				\
565*4882a593Smuzhiyun 	"if test $? -eq 0; then "					\
566*4882a593Smuzhiyun 		"if test -n $fdtaddr; then "				\
567*4882a593Smuzhiyun 			"$download_cmd $fdtaddr $fdtfile; "		\
568*4882a593Smuzhiyun 			"if test $? -eq 0; then "			\
569*4882a593Smuzhiyun 				"bootm $osaddr - $fdtaddr; "		\
570*4882a593Smuzhiyun 			"else; "					\
571*4882a593Smuzhiyun 				"echo FDT DOWNLOAD FAILED; "		\
572*4882a593Smuzhiyun 			"fi; "						\
573*4882a593Smuzhiyun 		"else; "						\
574*4882a593Smuzhiyun 			"bootm $osaddr; "				\
575*4882a593Smuzhiyun 		"fi; "							\
576*4882a593Smuzhiyun 	"else; "							\
577*4882a593Smuzhiyun 		"echo OS DOWNLOAD FAILED; "				\
578*4882a593Smuzhiyun 	"fi;"
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun #define CONFIG_PROG_OS1							\
581*4882a593Smuzhiyun 	"$download_cmd $osaddr $osfile; "				\
582*4882a593Smuzhiyun 	"if test $? -eq 0; then "					\
583*4882a593Smuzhiyun 		"erase "CONFIG_OS1_ENV_ADDR" +$filesize; "		\
584*4882a593Smuzhiyun 		"cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "	\
585*4882a593Smuzhiyun 		"cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "	\
586*4882a593Smuzhiyun 		"if test $? -ne 0; then "				\
587*4882a593Smuzhiyun 			"echo OS PROGRAM FAILED; "			\
588*4882a593Smuzhiyun 		"else; "						\
589*4882a593Smuzhiyun 			"echo OS PROGRAM SUCCEEDED; "			\
590*4882a593Smuzhiyun 		"fi; "							\
591*4882a593Smuzhiyun 	"else; "							\
592*4882a593Smuzhiyun 		"echo OS DOWNLOAD FAILED; "				\
593*4882a593Smuzhiyun 	"fi;"
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun #define CONFIG_PROG_OS2							\
596*4882a593Smuzhiyun 	"$download_cmd $osaddr $osfile; "				\
597*4882a593Smuzhiyun 	"if test $? -eq 0; then "					\
598*4882a593Smuzhiyun 		"erase "CONFIG_OS2_ENV_ADDR" +$filesize; "		\
599*4882a593Smuzhiyun 		"cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "	\
600*4882a593Smuzhiyun 		"cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "	\
601*4882a593Smuzhiyun 		"if test $? -ne 0; then "				\
602*4882a593Smuzhiyun 			"echo OS PROGRAM FAILED; "			\
603*4882a593Smuzhiyun 		"else; "						\
604*4882a593Smuzhiyun 			"echo OS PROGRAM SUCCEEDED; "			\
605*4882a593Smuzhiyun 		"fi; "							\
606*4882a593Smuzhiyun 	"else; "							\
607*4882a593Smuzhiyun 		"echo OS DOWNLOAD FAILED; "				\
608*4882a593Smuzhiyun 	"fi;"
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun #define CONFIG_PROG_FDT1						\
611*4882a593Smuzhiyun 	"$download_cmd $fdtaddr $fdtfile; "				\
612*4882a593Smuzhiyun 	"if test $? -eq 0; then "					\
613*4882a593Smuzhiyun 		"erase "CONFIG_FDT1_ENV_ADDR" +$filesize;"		\
614*4882a593Smuzhiyun 		"cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "	\
615*4882a593Smuzhiyun 		"cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "	\
616*4882a593Smuzhiyun 		"if test $? -ne 0; then "				\
617*4882a593Smuzhiyun 			"echo FDT PROGRAM FAILED; "			\
618*4882a593Smuzhiyun 		"else; "						\
619*4882a593Smuzhiyun 			"echo FDT PROGRAM SUCCEEDED; "			\
620*4882a593Smuzhiyun 		"fi; "							\
621*4882a593Smuzhiyun 	"else; "							\
622*4882a593Smuzhiyun 		"echo FDT DOWNLOAD FAILED; "				\
623*4882a593Smuzhiyun 	"fi;"
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun #define CONFIG_PROG_FDT2						\
626*4882a593Smuzhiyun 	"$download_cmd $fdtaddr $fdtfile; "				\
627*4882a593Smuzhiyun 	"if test $? -eq 0; then "					\
628*4882a593Smuzhiyun 		"erase "CONFIG_FDT2_ENV_ADDR" +$filesize;"		\
629*4882a593Smuzhiyun 		"cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "	\
630*4882a593Smuzhiyun 		"cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "	\
631*4882a593Smuzhiyun 		"if test $? -ne 0; then "				\
632*4882a593Smuzhiyun 			"echo FDT PROGRAM FAILED; "			\
633*4882a593Smuzhiyun 		"else; "						\
634*4882a593Smuzhiyun 			"echo FDT PROGRAM SUCCEEDED; "			\
635*4882a593Smuzhiyun 		"fi; "							\
636*4882a593Smuzhiyun 	"else; "							\
637*4882a593Smuzhiyun 		"echo FDT DOWNLOAD FAILED; "				\
638*4882a593Smuzhiyun 	"fi;"
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun #define	CONFIG_EXTRA_ENV_SETTINGS					\
641*4882a593Smuzhiyun 	"autoload=yes\0"						\
642*4882a593Smuzhiyun 	"download_cmd=tftp\0"						\
643*4882a593Smuzhiyun 	"console_args=console=ttyS0,115200\0"				\
644*4882a593Smuzhiyun 	"root_args=root=/dev/nfs rw\0"					\
645*4882a593Smuzhiyun 	"misc_args=ip=on\0"						\
646*4882a593Smuzhiyun 	"set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
647*4882a593Smuzhiyun 	"bootfile=/home/user/file\0"					\
648*4882a593Smuzhiyun 	"osfile=/home/user/board.uImage\0"				\
649*4882a593Smuzhiyun 	"fdtfile=/home/user/board.dtb\0"				\
650*4882a593Smuzhiyun 	"ubootfile=/home/user/u-boot.bin\0"				\
651*4882a593Smuzhiyun 	"fdtaddr=0x1e00000\0"						\
652*4882a593Smuzhiyun 	"osaddr=0x1000000\0"						\
653*4882a593Smuzhiyun 	"loadaddr=0x1000000\0"						\
654*4882a593Smuzhiyun 	"prog_uboot1="CONFIG_PROG_UBOOT1"\0"				\
655*4882a593Smuzhiyun 	"prog_uboot2="CONFIG_PROG_UBOOT2"\0"				\
656*4882a593Smuzhiyun 	"prog_os1="CONFIG_PROG_OS1"\0"					\
657*4882a593Smuzhiyun 	"prog_os2="CONFIG_PROG_OS2"\0"					\
658*4882a593Smuzhiyun 	"prog_fdt1="CONFIG_PROG_FDT1"\0"				\
659*4882a593Smuzhiyun 	"prog_fdt2="CONFIG_PROG_FDT2"\0"				\
660*4882a593Smuzhiyun 	"bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0"		\
661*4882a593Smuzhiyun 	"bootcmd_flash1=run set_bootargs; "				\
662*4882a593Smuzhiyun 		"bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\
663*4882a593Smuzhiyun 	"bootcmd_flash2=run set_bootargs; "				\
664*4882a593Smuzhiyun 		"bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\
665*4882a593Smuzhiyun 	"bootcmd=run bootcmd_flash1\0"
666*4882a593Smuzhiyun #endif	/* __CONFIG_H */
667