xref: /OK3568_Linux_fs/u-boot/include/configs/x600.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2009
3*4882a593Smuzhiyun  * Vipin Kumar, STMicroelectronics, <vipin.kumar@st.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2012, 2015 Stefan Roese <sr@denx.de>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __CONFIG_H
11*4882a593Smuzhiyun #define __CONFIG_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun  * High Level Configuration Options
15*4882a593Smuzhiyun  * (easy to change)
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun #define CONFIG_SPEAR600				/* SPEAr600 SoC */
18*4882a593Smuzhiyun #define CONFIG_X600				/* on X600 board */
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <asm/arch/hardware.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* Timer, HZ specific defines */
23*4882a593Smuzhiyun #define CONFIG_SYS_HZ_CLOCK			8300000
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define	CONFIG_SYS_TEXT_BASE			0x00800040
26*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE			0xf8000000
27*4882a593Smuzhiyun /* Reserve 8KiB for SPL */
28*4882a593Smuzhiyun #define CONFIG_SPL_PAD_TO			8192	/* decimal for 'dd' */
29*4882a593Smuzhiyun #define CONFIG_SYS_SPL_LEN			CONFIG_SPL_PAD_TO
30*4882a593Smuzhiyun #define CONFIG_SYS_UBOOT_BASE			(CONFIG_SYS_FLASH_BASE + \
31*4882a593Smuzhiyun 						 CONFIG_SYS_SPL_LEN)
32*4882a593Smuzhiyun #define CONFIG_SYS_UBOOT_START			CONFIG_SYS_TEXT_BASE
33*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE			CONFIG_SYS_FLASH_BASE
34*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN			0x60000
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* Serial Configuration (PL011) */
37*4882a593Smuzhiyun #define CONFIG_SYS_SERIAL0			0xD0000000
38*4882a593Smuzhiyun #define CONFIG_SYS_SERIAL1			0xD0080000
39*4882a593Smuzhiyun #define CONFIG_PL01x_PORTS			{ (void *)CONFIG_SYS_SERIAL0, \
40*4882a593Smuzhiyun 						(void *)CONFIG_SYS_SERIAL1 }
41*4882a593Smuzhiyun #define CONFIG_PL011_SERIAL
42*4882a593Smuzhiyun #define CONFIG_PL011_CLOCK			(48 * 1000 * 1000)
43*4882a593Smuzhiyun #define CONFIG_CONS_INDEX			0
44*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE		{ 9600, 19200, 38400, \
45*4882a593Smuzhiyun 						  57600, 115200 }
46*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* NOR FLASH config options */
49*4882a593Smuzhiyun #define CONFIG_ST_SMI
50*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS		1
51*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANK_SIZE		0x01000000
52*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ADDR_BASE		{ CONFIG_SYS_FLASH_BASE }
53*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT		128
54*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO
55*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT		(3 * CONFIG_SYS_HZ)
56*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT		(3 * CONFIG_SYS_HZ)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* NAND FLASH config options */
59*4882a593Smuzhiyun #define CONFIG_NAND_FSMC
60*4882a593Smuzhiyun #define CONFIG_SYS_NAND_SELF_INIT
61*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE		1
62*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE			CONFIG_FSMC_NAND_BASE
63*4882a593Smuzhiyun #define CONFIG_MTD_ECC_SOFT
64*4882a593Smuzhiyun #define CONFIG_SYS_FSMC_NAND_8BIT
65*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ONFI_DETECTION
66*4882a593Smuzhiyun #define CONFIG_NAND_ECC_BCH
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* UBI/UBI config options */
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /* Ethernet config options */
71*4882a593Smuzhiyun #define CONFIG_MII
72*4882a593Smuzhiyun #define CONFIG_PHY_RESET_DELAY			10000		/* in usec */
73*4882a593Smuzhiyun #define CONFIG_PHY_ADDR		0	/* PHY address */
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define CONFIG_SPEAR_GPIO
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* I2C config options */
78*4882a593Smuzhiyun #define CONFIG_SYS_I2C
79*4882a593Smuzhiyun #define CONFIG_SYS_I2C_BASE			0xD0200000
80*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SPEED			400000
81*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SLAVE			0x02
82*4882a593Smuzhiyun #define CONFIG_I2C_CHIPADDRESS			0x50
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define CONFIG_RTC_M41T62	1
85*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR	0x68
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* FPGA config options */
88*4882a593Smuzhiyun #define CONFIG_FPGA
89*4882a593Smuzhiyun #define CONFIG_FPGA_XILINX
90*4882a593Smuzhiyun #define CONFIG_FPGA_SPARTAN3
91*4882a593Smuzhiyun #define CONFIG_FPGA_COUNT	1
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* USB EHCI options */
94*4882a593Smuzhiyun #define CONFIG_USB_EHCI_SPEAR
95*4882a593Smuzhiyun #define CONFIG_USB_MAX_CONTROLLER_COUNT	2
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* Filesystem support (for USB key) */
98*4882a593Smuzhiyun #define CONFIG_SUPPORT_VFAT
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /*
102*4882a593Smuzhiyun  * U-Boot Environment placing definitions.
103*4882a593Smuzhiyun  */
104*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE			0x00010000
105*4882a593Smuzhiyun #define CONFIG_ENV_ADDR				(CONFIG_SYS_MONITOR_BASE + \
106*4882a593Smuzhiyun 						 CONFIG_SYS_MONITOR_LEN)
107*4882a593Smuzhiyun #define CONFIG_ENV_SIZE				0x02000
108*4882a593Smuzhiyun #define CONFIG_ENV_ADDR_REDUND			(CONFIG_ENV_ADDR + \
109*4882a593Smuzhiyun 						 CONFIG_ENV_SECT_SIZE)
110*4882a593Smuzhiyun #define CONFIG_ENV_SIZE_REDUND			(CONFIG_ENV_SIZE)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /* Miscellaneous configurable options */
113*4882a593Smuzhiyun #define CONFIG_ARCH_CPU_INIT
114*4882a593Smuzhiyun #define CONFIG_BOOT_PARAMS_ADDR			0x00000100
115*4882a593Smuzhiyun #define CONFIG_CMDLINE_TAG
116*4882a593Smuzhiyun #define CONFIG_SETUP_MEMORY_TAGS
117*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R
118*4882a593Smuzhiyun #define CONFIG_MX_CYCLIC		/* enable mdc/mwc commands      */
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START		0x00800000
121*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END			0x04000000
122*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN			(8 << 20)
123*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP
124*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING
125*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE
126*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR			0x00800000
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /* Use last 2 lwords in internal SRAM for bootcounter */
129*4882a593Smuzhiyun #define CONFIG_BOOTCOUNT_LIMIT
130*4882a593Smuzhiyun #define CONFIG_SYS_BOOTCOUNT_ADDR		(CONFIG_SRAM_BASE + \
131*4882a593Smuzhiyun 						 CONFIG_SRAM_SIZE)
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define CONFIG_HOSTNAME				x600
134*4882a593Smuzhiyun #define CONFIG_UBI_PART				ubi0
135*4882a593Smuzhiyun #define CONFIG_UBIFS_VOLUME			rootfs
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define MTDIDS_DEFAULT		"nand0=nand"
138*4882a593Smuzhiyun #define MTDPARTS_DEFAULT	"mtdparts=nand:64M(ubi0),64M(ubi1)"
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define	CONFIG_EXTRA_ENV_SETTINGS					\
141*4882a593Smuzhiyun 	"u-boot_addr=1000000\0"						\
142*4882a593Smuzhiyun 	"u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.spr\0"		\
143*4882a593Smuzhiyun 	"load=tftp ${u-boot_addr} ${u-boot}\0"				\
144*4882a593Smuzhiyun 	"update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE)	\
145*4882a593Smuzhiyun 		" +${filesize};"					\
146*4882a593Smuzhiyun 		"erase " __stringify(CONFIG_SYS_MONITOR_BASE) " +${filesize};" \
147*4882a593Smuzhiyun 		"cp.b ${u-boot_addr} " __stringify(CONFIG_SYS_MONITOR_BASE) \
148*4882a593Smuzhiyun 		" ${filesize};"						\
149*4882a593Smuzhiyun 		"protect on " __stringify(CONFIG_SYS_MONITOR_BASE)	\
150*4882a593Smuzhiyun 		" +${filesize}\0"					\
151*4882a593Smuzhiyun 	"upd=run load update\0"						\
152*4882a593Smuzhiyun 	"ubifs=" __stringify(CONFIG_HOSTNAME) "/ubifs.img\0"		\
153*4882a593Smuzhiyun 	"part=" __stringify(CONFIG_UBI_PART) "\0"			\
154*4882a593Smuzhiyun 	"vol=" __stringify(CONFIG_UBIFS_VOLUME) "\0"			\
155*4882a593Smuzhiyun 	"load_ubifs=tftp ${kernel_addr} ${ubifs}\0"			\
156*4882a593Smuzhiyun 	"update_ubifs=ubi part ${part};ubi write ${kernel_addr} ${vol}"	\
157*4882a593Smuzhiyun 		" ${filesize}\0"					\
158*4882a593Smuzhiyun 	"upd_ubifs=run load_ubifs update_ubifs\0"			\
159*4882a593Smuzhiyun 	"init_ubifs=nand erase.part ubi0;ubi part ${part};"		\
160*4882a593Smuzhiyun 		"ubi create ${vol} 4000000\0"				\
161*4882a593Smuzhiyun 	"netdev=eth0\0"							\
162*4882a593Smuzhiyun 	"rootpath=/opt/eldk-4.2/arm\0"					\
163*4882a593Smuzhiyun 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
164*4882a593Smuzhiyun 		"nfsroot=${serverip}:${rootpath}\0"			\
165*4882a593Smuzhiyun 	"ramargs=setenv bootargs root=/dev/ram rw\0"			\
166*4882a593Smuzhiyun 	"boot_part=0\0"							\
167*4882a593Smuzhiyun 	"altbootcmd=if test $boot_part -eq 0;then "			\
168*4882a593Smuzhiyun 			"echo Switching to partition 1!;"		\
169*4882a593Smuzhiyun 			"setenv boot_part 1;"				\
170*4882a593Smuzhiyun 		"else; "						\
171*4882a593Smuzhiyun 			"echo Switching to partition 0!;"		\
172*4882a593Smuzhiyun 			"setenv boot_part 0;"				\
173*4882a593Smuzhiyun 		"fi;"							\
174*4882a593Smuzhiyun 		"saveenv;boot\0"					\
175*4882a593Smuzhiyun 	"ubifsargs=set bootargs ubi.mtd=ubi${boot_part} "		\
176*4882a593Smuzhiyun 		"root=ubi0:rootfs rootfstype=ubifs\0"			\
177*4882a593Smuzhiyun 	"kernel=" __stringify(CONFIG_HOSTNAME) "/uImage\0"		\
178*4882a593Smuzhiyun 	"kernel_fs=/boot/uImage \0"					\
179*4882a593Smuzhiyun 	"kernel_addr=1000000\0"						\
180*4882a593Smuzhiyun 	"dtb=" __stringify(CONFIG_HOSTNAME) "/"				\
181*4882a593Smuzhiyun 		__stringify(CONFIG_HOSTNAME) ".dtb\0"			\
182*4882a593Smuzhiyun 	"dtb_fs=/boot/" __stringify(CONFIG_HOSTNAME) ".dtb\0"		\
183*4882a593Smuzhiyun 	"dtb_addr=1800000\0"						\
184*4882a593Smuzhiyun 	"load_kernel=tftp ${kernel_addr} ${kernel}\0"			\
185*4882a593Smuzhiyun 	"load_dtb=tftp ${dtb_addr} ${dtb}\0"				\
186*4882a593Smuzhiyun 	"addip=setenv bootargs ${bootargs} "				\
187*4882a593Smuzhiyun 		"ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"	\
188*4882a593Smuzhiyun 		":${hostname}:${netdev}:off panic=1\0"			\
189*4882a593Smuzhiyun 	"addcon=setenv bootargs ${bootargs} console=ttyAMA0,"		\
190*4882a593Smuzhiyun 		"${baudrate}\0"						\
191*4882a593Smuzhiyun 	"addmtd=setenv bootargs ${bootargs} ${mtdparts}\0"		\
192*4882a593Smuzhiyun 	"net_nfs=run load_dtb load_kernel; "				\
193*4882a593Smuzhiyun 		"run nfsargs addip addcon addmtd addmisc;"		\
194*4882a593Smuzhiyun 		"bootm ${kernel_addr} - ${dtb_addr}\0"			\
195*4882a593Smuzhiyun 	"mtdids=" MTDIDS_DEFAULT "\0"					\
196*4882a593Smuzhiyun 	"mtdparts=" MTDPARTS_DEFAULT "\0"				\
197*4882a593Smuzhiyun 	"nand_ubifs=run ubifs_mount ubifs_load ubifsargs addip"		\
198*4882a593Smuzhiyun 		" addcon addmisc addmtd;"				\
199*4882a593Smuzhiyun 		"bootm ${kernel_addr} - ${dtb_addr}\0"			\
200*4882a593Smuzhiyun 	"ubifs_mount=ubi part ubi${boot_part};ubifsmount ubi:rootfs\0"	\
201*4882a593Smuzhiyun 	"ubifs_load=ubifsload ${kernel_addr} ${kernel_fs};"		\
202*4882a593Smuzhiyun 		"ubifsload ${dtb_addr} ${dtb_fs};\0"			\
203*4882a593Smuzhiyun 	"nand_ubifs=run ubifs_mount ubifs_load ubifsargs addip addcon "	\
204*4882a593Smuzhiyun 		"addmtd addmisc;bootm ${kernel_addr} - ${dtb_addr}\0"	\
205*4882a593Smuzhiyun 	"bootcmd=run nand_ubifs\0"					\
206*4882a593Smuzhiyun 	"\0"
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun /* Physical Memory Map */
209*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS			1
210*4882a593Smuzhiyun #define PHYS_SDRAM_1				0x00000000
211*4882a593Smuzhiyun #define PHYS_SDRAM_1_MAXSIZE			0x40000000
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE			PHYS_SDRAM_1
214*4882a593Smuzhiyun #define CONFIG_SRAM_BASE			0xd2800000
215*4882a593Smuzhiyun /* Preserve the last 2 lwords for the boot-counter */
216*4882a593Smuzhiyun #define CONFIG_SRAM_SIZE			((8 << 10) - 0x8)
217*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR		CONFIG_SRAM_BASE
218*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE		CONFIG_SRAM_SIZE
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET		\
221*4882a593Smuzhiyun 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR			\
224*4882a593Smuzhiyun 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /*
227*4882a593Smuzhiyun  * SPL related defines
228*4882a593Smuzhiyun  */
229*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE		0xd2800b00
230*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE		(CONFIG_SRAM_SIZE - 0xb00)
231*4882a593Smuzhiyun #define	CONFIG_SPL_START_S_PATH	"arch/arm/cpu/arm926ejs/spear"
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #define CONFIG_SPL_FRAMEWORK
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun /*
236*4882a593Smuzhiyun  * Please select/define only one of the following
237*4882a593Smuzhiyun  * Each definition corresponds to a supported DDR chip.
238*4882a593Smuzhiyun  * DDR configuration is based on the following selection
239*4882a593Smuzhiyun  */
240*4882a593Smuzhiyun #define CONFIG_DDR_MT47H64M16		1
241*4882a593Smuzhiyun #define CONFIG_DDR_MT47H32M16		0
242*4882a593Smuzhiyun #define CONFIG_DDR_MT47H128M8		0
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun  * Synchronous/Asynchronous operation of DDR
246*4882a593Smuzhiyun  *
247*4882a593Smuzhiyun  * Select CONFIG_DDR_2HCLK for DDR clk = 333MHz, synchronous operation
248*4882a593Smuzhiyun  * Select CONFIG_DDR_HCLK for DDR clk = 166MHz, synchronous operation
249*4882a593Smuzhiyun  * Select CONFIG_DDR_PLL2 for DDR clk = PLL2, asynchronous operation
250*4882a593Smuzhiyun  */
251*4882a593Smuzhiyun #define CONFIG_DDR_2HCLK		1
252*4882a593Smuzhiyun #define CONFIG_DDR_HCLK			0
253*4882a593Smuzhiyun #define CONFIG_DDR_PLL2			0
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun  * xxx_BOOT_SUPPORTED macro defines whether a booting type is supported
257*4882a593Smuzhiyun  * or not. Modify/Add to only these macros to define new boot types
258*4882a593Smuzhiyun  */
259*4882a593Smuzhiyun #define USB_BOOT_SUPPORTED		0
260*4882a593Smuzhiyun #define PCIE_BOOT_SUPPORTED		0
261*4882a593Smuzhiyun #define SNOR_BOOT_SUPPORTED		1
262*4882a593Smuzhiyun #define NAND_BOOT_SUPPORTED		1
263*4882a593Smuzhiyun #define PNOR_BOOT_SUPPORTED		0
264*4882a593Smuzhiyun #define TFTP_BOOT_SUPPORTED		0
265*4882a593Smuzhiyun #define UART_BOOT_SUPPORTED		0
266*4882a593Smuzhiyun #define SPI_BOOT_SUPPORTED		0
267*4882a593Smuzhiyun #define I2C_BOOT_SUPPORTED		0
268*4882a593Smuzhiyun #define MMC_BOOT_SUPPORTED		0
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun #endif  /* __CONFIG_H */
271