1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * esd vme8349 U-Boot configuration file 3*4882a593Smuzhiyun * Copyright (c) 2008, 2009 esd gmbh Hannover Germany 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * (C) Copyright 2006-2010 6*4882a593Smuzhiyun * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * reinhard.arlt@esd-electronics.de 9*4882a593Smuzhiyun * Based on the MPC8349EMDS config. 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* 15*4882a593Smuzhiyun * vme8349 board configuration file. 16*4882a593Smuzhiyun */ 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #ifndef __CONFIG_H 19*4882a593Smuzhiyun #define __CONFIG_H 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun /* 22*4882a593Smuzhiyun * Top level Makefile configuration choices 23*4882a593Smuzhiyun */ 24*4882a593Smuzhiyun #ifdef CONFIG_CADDY2 25*4882a593Smuzhiyun #define VME_CADDY2 26*4882a593Smuzhiyun #endif 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun /* 29*4882a593Smuzhiyun * High Level Configuration Options 30*4882a593Smuzhiyun */ 31*4882a593Smuzhiyun #define CONFIG_E300 1 /* E300 Family */ 32*4882a593Smuzhiyun #define CONFIG_MPC834x 1 /* MPC834x family */ 33*4882a593Smuzhiyun #define CONFIG_MPC8349 1 /* MPC8349 specific */ 34*4882a593Smuzhiyun #define CONFIG_VME8349 1 /* ESD VME8349 board specific */ 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xFFF00000 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun /* Don't enable PCI2 on vme834x - it doesn't exist physically. */ 41*4882a593Smuzhiyun #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */ 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #define CONFIG_PCI_66M 44*4882a593Smuzhiyun #ifdef CONFIG_PCI_66M 45*4882a593Smuzhiyun #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 46*4882a593Smuzhiyun #else 47*4882a593Smuzhiyun #define CONFIG_83XX_CLKIN 33000000 /* in Hz */ 48*4882a593Smuzhiyun #endif 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #ifndef CONFIG_SYS_CLK_FREQ 51*4882a593Smuzhiyun #ifdef CONFIG_PCI_66M 52*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ 66000000 53*4882a593Smuzhiyun #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1 54*4882a593Smuzhiyun #else 55*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ 33000000 56*4882a593Smuzhiyun #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1 57*4882a593Smuzhiyun #endif 58*4882a593Smuzhiyun #endif 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define CONFIG_SYS_IMMR 0xE0000000 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 63*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ 64*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x00100000 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun /* 67*4882a593Smuzhiyun * DDR Setup 68*4882a593Smuzhiyun */ 69*4882a593Smuzhiyun #define CONFIG_DDR_ECC /* only for ECC DDR module */ 70*4882a593Smuzhiyun #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ 71*4882a593Smuzhiyun #define CONFIG_SPD_EEPROM 72*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS 0x54 73*4882a593Smuzhiyun #define CONFIG_SYS_READ_SPD vme8349_read_spd 74*4882a593Smuzhiyun #define CONFIG_SYS_83XX_DDR_USES_CS0 /* esd; Fsl board uses CS2/CS3 */ 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun /* 77*4882a593Smuzhiyun * 32-bit data path mode. 78*4882a593Smuzhiyun * 79*4882a593Smuzhiyun * Please note that using this mode for devices with the real density of 64-bit 80*4882a593Smuzhiyun * effectively reduces the amount of available memory due to the effect of 81*4882a593Smuzhiyun * wrapping around while translating address to row/columns, for example in the 82*4882a593Smuzhiyun * 256MB module the upper 128MB get aliased with contents of the lower 83*4882a593Smuzhiyun * 128MB); normally this define should be used for devices with real 32-bit 84*4882a593Smuzhiyun * data path. 85*4882a593Smuzhiyun */ 86*4882a593Smuzhiyun #undef CONFIG_DDR_32BIT 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is sys memory*/ 89*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 90*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 91*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \ 92*4882a593Smuzhiyun | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075) 93*4882a593Smuzhiyun #define CONFIG_DDR_2T_TIMING 94*4882a593Smuzhiyun #define CONFIG_SYS_DDRCDR (DDRCDR_DHC_EN \ 95*4882a593Smuzhiyun | DDRCDR_ODT \ 96*4882a593Smuzhiyun | DDRCDR_Q_DRN) 97*4882a593Smuzhiyun /* 0x80080001 */ 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun /* 100*4882a593Smuzhiyun * FLASH on the Local Bus 101*4882a593Smuzhiyun */ 102*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 103*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 104*4882a593Smuzhiyun #ifdef VME_CADDY2 105*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xffc00000 /* start of FLASH */ 106*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_SIZE 4 /* flash size in MB */ 107*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \ 108*4882a593Smuzhiyun BR_PS_16 | /* 16bit */ \ 109*4882a593Smuzhiyun BR_MS_GPCM | /* MSEL = GPCM */ \ 110*4882a593Smuzhiyun BR_V) /* valid */ 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 113*4882a593Smuzhiyun | OR_GPCM_XAM \ 114*4882a593Smuzhiyun | OR_GPCM_CSNT \ 115*4882a593Smuzhiyun | OR_GPCM_ACS_DIV2 \ 116*4882a593Smuzhiyun | OR_GPCM_XACS \ 117*4882a593Smuzhiyun | OR_GPCM_SCY_15 \ 118*4882a593Smuzhiyun | OR_GPCM_TRLX_SET \ 119*4882a593Smuzhiyun | OR_GPCM_EHTR_SET \ 120*4882a593Smuzhiyun | OR_GPCM_EAD) 121*4882a593Smuzhiyun /* 0xffc06ff7 */ 122*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 123*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_4MB) 124*4882a593Smuzhiyun #else 125*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xf8000000 /* start of FLASH */ 126*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_SIZE 128 /* flash size in MB */ 127*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \ 128*4882a593Smuzhiyun BR_PS_16 | /* 16bit */ \ 129*4882a593Smuzhiyun BR_MS_GPCM | /* MSEL = GPCM */ \ 130*4882a593Smuzhiyun BR_V) /* valid */ 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 133*4882a593Smuzhiyun | OR_GPCM_XAM \ 134*4882a593Smuzhiyun | OR_GPCM_CSNT \ 135*4882a593Smuzhiyun | OR_GPCM_ACS_DIV2 \ 136*4882a593Smuzhiyun | OR_GPCM_XACS \ 137*4882a593Smuzhiyun | OR_GPCM_SCY_15 \ 138*4882a593Smuzhiyun | OR_GPCM_TRLX_SET \ 139*4882a593Smuzhiyun | OR_GPCM_EHTR_SET \ 140*4882a593Smuzhiyun | OR_GPCM_EAD) 141*4882a593Smuzhiyun /* 0xf8006ff7 */ 142*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 143*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_128MB) 144*4882a593Smuzhiyun #endif 145*4882a593Smuzhiyun /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */ 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #define CONFIG_SYS_WINDOW1_BASE 0xf0000000 148*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_WINDOW1_BASE \ 149*4882a593Smuzhiyun | BR_PS_32 \ 150*4882a593Smuzhiyun | BR_MS_GPCM \ 151*4882a593Smuzhiyun | BR_V) 152*4882a593Smuzhiyun /* 0xF0001801 */ 153*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM (OR_AM_256KB \ 154*4882a593Smuzhiyun | OR_GPCM_SETA) 155*4882a593Smuzhiyun /* 0xfffc0208 */ 156*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_WINDOW1_BASE 157*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_256KB) 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 160*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device*/ 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun #undef CONFIG_SYS_FLASH_CHECKSUM 163*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase TO (ms) */ 164*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write TO (ms) */ 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 169*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT 170*4882a593Smuzhiyun #else 171*4882a593Smuzhiyun #undef CONFIG_SYS_RAMBOOT 172*4882a593Smuzhiyun #endif 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 1 175*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xF7000000 /* Initial RAM addr */ 176*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* size */ 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 179*4882a593Smuzhiyun GENERATED_GBL_DATA_SIZE) 180*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB */ 183*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Malloc size */ 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun /* 186*4882a593Smuzhiyun * Local Bus LCRR and LBCR regs 187*4882a593Smuzhiyun * LCRR: no DLL bypass, Clock divider is 4 188*4882a593Smuzhiyun * External Local Bus rate is 189*4882a593Smuzhiyun * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 190*4882a593Smuzhiyun */ 191*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4 192*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LBCR 0x00000000 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun #undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */ 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun /* 197*4882a593Smuzhiyun * Serial Port 198*4882a593Smuzhiyun */ 199*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 200*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 201*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 202*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 205*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500) 208*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600) 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING /* add command line history */ 211*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun /* I2C */ 214*4882a593Smuzhiyun #define CONFIG_SYS_I2C 215*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 216*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 400000 217*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 218*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 219*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED 400000 220*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 221*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 222*4882a593Smuzhiyun #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 223*4882a593Smuzhiyun /* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */ 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun #define CONFIG_SYS_I2C_8574_ADDR2 0x20 /* I2C1, PCF8574 */ 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun /* TSEC */ 228*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1_OFFSET 0x24000 229*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET) 230*4882a593Smuzhiyun #define CONFIG_SYS_TSEC2_OFFSET 0x25000 231*4882a593Smuzhiyun #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET) 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun /* 234*4882a593Smuzhiyun * General PCI 235*4882a593Smuzhiyun * Addresses are mapped 1-1. 236*4882a593Smuzhiyun */ 237*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 238*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 239*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 240*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 241*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 242*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 243*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 244*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 245*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000 248*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 249*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ 250*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000 251*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE 252*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ 253*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 254*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000 255*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun #if defined(CONFIG_PCI) 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun #define PCI_64BIT 260*4882a593Smuzhiyun #define PCI_ONE_PCI1 261*4882a593Smuzhiyun #if defined(PCI_64BIT) 262*4882a593Smuzhiyun #undef PCI_ALL_PCI1 263*4882a593Smuzhiyun #undef PCI_TWO_PCI1 264*4882a593Smuzhiyun #undef PCI_ONE_PCI1 265*4882a593Smuzhiyun #endif 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun #ifndef VME_CADDY2 268*4882a593Smuzhiyun #endif 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun #undef CONFIG_EEPRO100 271*4882a593Smuzhiyun #undef CONFIG_TULIP 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun #if !defined(CONFIG_PCI_PNP) 274*4882a593Smuzhiyun #define PCI_ENET0_IOADDR 0xFIXME 275*4882a593Smuzhiyun #define PCI_ENET0_MEMADDR 0xFIXME 276*4882a593Smuzhiyun #define PCI_IDSEL_NUMBER 0xFIXME 277*4882a593Smuzhiyun #endif 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 280*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun #endif /* CONFIG_PCI */ 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun /* 285*4882a593Smuzhiyun * TSEC configuration 286*4882a593Smuzhiyun */ 287*4882a593Smuzhiyun #ifdef VME_CADDY2 288*4882a593Smuzhiyun #else 289*4882a593Smuzhiyun #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 290*4882a593Smuzhiyun #endif 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET) 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun #define CONFIG_GMII /* MII PHY management */ 295*4882a593Smuzhiyun #define CONFIG_TSEC1 296*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME "TSEC0" 297*4882a593Smuzhiyun #define CONFIG_TSEC2 298*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME "TSEC1" 299*4882a593Smuzhiyun #define CONFIG_PHY_M88E1111 300*4882a593Smuzhiyun #define TSEC1_PHY_ADDR 0x08 301*4882a593Smuzhiyun #define TSEC2_PHY_ADDR 0x10 302*4882a593Smuzhiyun #define TSEC1_PHYIDX 0 303*4882a593Smuzhiyun #define TSEC2_PHYIDX 0 304*4882a593Smuzhiyun #define TSEC1_FLAGS TSEC_GIGABIT 305*4882a593Smuzhiyun #define TSEC2_FLAGS TSEC_GIGABIT 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun /* Options are: TSEC[0-1] */ 308*4882a593Smuzhiyun #define CONFIG_ETHPRIME "TSEC0" 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun #endif /* CONFIG_TSEC_ENET */ 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun /* 313*4882a593Smuzhiyun * Environment 314*4882a593Smuzhiyun */ 315*4882a593Smuzhiyun #ifndef CONFIG_SYS_RAMBOOT 316*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0xc0000) 317*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 318*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun /* Address and size of Redundant Environment Sector */ 321*4882a593Smuzhiyun #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 322*4882a593Smuzhiyun #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun #else 325*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 326*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 327*4882a593Smuzhiyun #endif 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO /* echo on for serial download */ 330*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun /* 333*4882a593Smuzhiyun * BOOTP options 334*4882a593Smuzhiyun */ 335*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE 336*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH 337*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY 338*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun /* 341*4882a593Smuzhiyun * Command line configuration. 342*4882a593Smuzhiyun */ 343*4882a593Smuzhiyun #define CONFIG_SYS_RTC_BUS_NUM 0x01 344*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR 0x32 345*4882a593Smuzhiyun #define CONFIG_RTC_RX8025 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun /* Pass Ethernet MAC to VxWorks */ 348*4882a593Smuzhiyun #define CONFIG_SYS_VXWORKS_MAC_PTR 0x000043f0 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun #undef CONFIG_WATCHDOG /* watchdog disabled */ 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun /* 353*4882a593Smuzhiyun * Miscellaneous configurable options 354*4882a593Smuzhiyun */ 355*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 356*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun /* 359*4882a593Smuzhiyun * For booting Linux, the board info and command line data 360*4882a593Smuzhiyun * have to be in the first 256 MB of memory, since this is 361*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 362*4882a593Smuzhiyun */ 363*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Init Memory map for Linux*/ 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_LOW (\ 368*4882a593Smuzhiyun HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 369*4882a593Smuzhiyun HRCWL_DDR_TO_SCB_CLK_1X1 |\ 370*4882a593Smuzhiyun HRCWL_CSB_TO_CLKIN |\ 371*4882a593Smuzhiyun HRCWL_VCO_1X2 |\ 372*4882a593Smuzhiyun HRCWL_CORE_TO_CSB_2X1) 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun #if defined(PCI_64BIT) 375*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_HIGH (\ 376*4882a593Smuzhiyun HRCWH_PCI_HOST |\ 377*4882a593Smuzhiyun HRCWH_64_BIT_PCI |\ 378*4882a593Smuzhiyun HRCWH_PCI1_ARBITER_ENABLE |\ 379*4882a593Smuzhiyun HRCWH_PCI2_ARBITER_DISABLE |\ 380*4882a593Smuzhiyun HRCWH_CORE_ENABLE |\ 381*4882a593Smuzhiyun HRCWH_FROM_0X00000100 |\ 382*4882a593Smuzhiyun HRCWH_BOOTSEQ_DISABLE |\ 383*4882a593Smuzhiyun HRCWH_SW_WATCHDOG_DISABLE |\ 384*4882a593Smuzhiyun HRCWH_ROM_LOC_LOCAL_16BIT |\ 385*4882a593Smuzhiyun HRCWH_TSEC1M_IN_GMII |\ 386*4882a593Smuzhiyun HRCWH_TSEC2M_IN_GMII) 387*4882a593Smuzhiyun #else 388*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_HIGH (\ 389*4882a593Smuzhiyun HRCWH_PCI_HOST |\ 390*4882a593Smuzhiyun HRCWH_32_BIT_PCI |\ 391*4882a593Smuzhiyun HRCWH_PCI1_ARBITER_ENABLE |\ 392*4882a593Smuzhiyun HRCWH_PCI2_ARBITER_ENABLE |\ 393*4882a593Smuzhiyun HRCWH_CORE_ENABLE |\ 394*4882a593Smuzhiyun HRCWH_FROM_0X00000100 |\ 395*4882a593Smuzhiyun HRCWH_BOOTSEQ_DISABLE |\ 396*4882a593Smuzhiyun HRCWH_SW_WATCHDOG_DISABLE |\ 397*4882a593Smuzhiyun HRCWH_ROM_LOC_LOCAL_16BIT |\ 398*4882a593Smuzhiyun HRCWH_TSEC1M_IN_GMII |\ 399*4882a593Smuzhiyun HRCWH_TSEC2M_IN_GMII) 400*4882a593Smuzhiyun #endif 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun /* System IO Config */ 403*4882a593Smuzhiyun #define CONFIG_SYS_SICRH 0 404*4882a593Smuzhiyun #define CONFIG_SYS_SICRL SICRL_LDP_A 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun #define CONFIG_SYS_HID0_INIT 0x000000000 407*4882a593Smuzhiyun #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 408*4882a593Smuzhiyun HID0_ENABLE_INSTRUCTION_CACHE) 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun #define CONFIG_SYS_HID2 HID2_HBE 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_PRELIM 413*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_DIR 0x00100000 414*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_DAT 0x00100000 415*4882a593Smuzhiyun 416*4882a593Smuzhiyun #define CONFIG_SYS_GPIO2_PRELIM 417*4882a593Smuzhiyun #define CONFIG_SYS_GPIO2_DIR 0x78900000 418*4882a593Smuzhiyun #define CONFIG_SYS_GPIO2_DAT 0x70100000 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun #define CONFIG_HIGH_BATS /* High BATs supported */ 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun /* DDR @ 0x00000000 */ 423*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \ 424*4882a593Smuzhiyun BATL_MEMCOHERENCE) 425*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | \ 426*4882a593Smuzhiyun BATU_VS | BATU_VP) 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun /* PCI @ 0x80000000 */ 429*4882a593Smuzhiyun #ifdef CONFIG_PCI 430*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 431*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW | \ 432*4882a593Smuzhiyun BATL_MEMCOHERENCE) 433*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | \ 434*4882a593Smuzhiyun BATU_VS | BATU_VP) 435*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_RW | \ 436*4882a593Smuzhiyun BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 437*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | \ 438*4882a593Smuzhiyun BATU_VS | BATU_VP) 439*4882a593Smuzhiyun #else 440*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1L (0) 441*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1U (0) 442*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2L (0) 443*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2U (0) 444*4882a593Smuzhiyun #endif 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun #ifdef CONFIG_MPC83XX_PCI2 447*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_RW | \ 448*4882a593Smuzhiyun BATL_MEMCOHERENCE) 449*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | \ 450*4882a593Smuzhiyun BATU_VS | BATU_VP) 451*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_RW | \ 452*4882a593Smuzhiyun BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 453*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | \ 454*4882a593Smuzhiyun BATU_VS | BATU_VP) 455*4882a593Smuzhiyun #else 456*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3L (0) 457*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3U (0) 458*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4L (0) 459*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4U (0) 460*4882a593Smuzhiyun #endif 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */ 463*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_RW | \ 464*4882a593Smuzhiyun BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 465*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | \ 466*4882a593Smuzhiyun BATU_VS | BATU_VP) 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_MEMCOHERENCE) 469*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP) 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun #if (CONFIG_SYS_DDR_SIZE == 512) 472*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7L (CONFIG_SYS_SDRAM_BASE+0x10000000 | \ 473*4882a593Smuzhiyun BATL_PP_RW | BATL_MEMCOHERENCE) 474*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7U (CONFIG_SYS_SDRAM_BASE+0x10000000 | \ 475*4882a593Smuzhiyun BATU_BL_256M | BATU_VS | BATU_VP) 476*4882a593Smuzhiyun #else 477*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7L (0) 478*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7U (0) 479*4882a593Smuzhiyun #endif 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 482*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 483*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 484*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 485*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 486*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 487*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 488*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 489*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 490*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 491*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 492*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 493*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 494*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 495*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 496*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun #if defined(CONFIG_CMD_KGDB) 499*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 500*4882a593Smuzhiyun #endif 501*4882a593Smuzhiyun 502*4882a593Smuzhiyun /* 503*4882a593Smuzhiyun * Environment Configuration 504*4882a593Smuzhiyun */ 505*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 506*4882a593Smuzhiyun 507*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET) 508*4882a593Smuzhiyun #define CONFIG_HAS_ETH0 509*4882a593Smuzhiyun #define CONFIG_HAS_ETH1 510*4882a593Smuzhiyun #endif 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun #define CONFIG_HOSTNAME VME8349 513*4882a593Smuzhiyun #define CONFIG_ROOTPATH "/tftpboot/rootfs" 514*4882a593Smuzhiyun #define CONFIG_BOOTFILE "uImage" 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun #define CONFIG_LOADADDR 800000 /* def location for tftp and bootm */ 517*4882a593Smuzhiyun 518*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 519*4882a593Smuzhiyun "netdev=eth0\0" \ 520*4882a593Smuzhiyun "hostname=vme8349\0" \ 521*4882a593Smuzhiyun "nfsargs=setenv bootargs root=/dev/nfs rw " \ 522*4882a593Smuzhiyun "nfsroot=${serverip}:${rootpath}\0" \ 523*4882a593Smuzhiyun "ramargs=setenv bootargs root=/dev/ram rw\0" \ 524*4882a593Smuzhiyun "addip=setenv bootargs ${bootargs} " \ 525*4882a593Smuzhiyun "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 526*4882a593Smuzhiyun ":${hostname}:${netdev}:off panic=1\0" \ 527*4882a593Smuzhiyun "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ 528*4882a593Smuzhiyun "flash_nfs=run nfsargs addip addtty;" \ 529*4882a593Smuzhiyun "bootm ${kernel_addr}\0" \ 530*4882a593Smuzhiyun "flash_self=run ramargs addip addtty;" \ 531*4882a593Smuzhiyun "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 532*4882a593Smuzhiyun "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ 533*4882a593Smuzhiyun "bootm\0" \ 534*4882a593Smuzhiyun "load=tftp 100000 /tftpboot/bdi2000/vme8349.bin\0" \ 535*4882a593Smuzhiyun "update=protect off fff00000 fff3ffff; " \ 536*4882a593Smuzhiyun "era fff00000 fff3ffff; cp.b 100000 fff00000 ${filesize}\0" \ 537*4882a593Smuzhiyun "upd=run load update\0" \ 538*4882a593Smuzhiyun "fdtaddr=780000\0" \ 539*4882a593Smuzhiyun "fdtfile=vme8349.dtb\0" \ 540*4882a593Smuzhiyun "" 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND \ 543*4882a593Smuzhiyun "setenv bootargs root=/dev/nfs rw " \ 544*4882a593Smuzhiyun "nfsroot=$serverip:$rootpath " \ 545*4882a593Smuzhiyun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 546*4882a593Smuzhiyun "$netdev:off " \ 547*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 548*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 549*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 550*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 551*4882a593Smuzhiyun 552*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND \ 553*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw " \ 554*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 555*4882a593Smuzhiyun "tftp $ramdiskaddr $ramdiskfile;" \ 556*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 557*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 558*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr" 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND "run flash_self" 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 563*4882a593Smuzhiyun int vme8349_read_spd(unsigned char chip, unsigned int addr, int alen, 564*4882a593Smuzhiyun unsigned char *buffer, int len); 565*4882a593Smuzhiyun #endif 566*4882a593Smuzhiyun 567*4882a593Smuzhiyun #endif /* __CONFIG_H */ 568