1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2006-2008 3*4882a593Smuzhiyun * Texas Instruments. 4*4882a593Smuzhiyun * Richard Woodruff <r-woodruff2@ti.com> 5*4882a593Smuzhiyun * Syed Mohammed Khasim <x0khasim@ti.com> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * (C) Copyright 2012 8*4882a593Smuzhiyun * Corscience GmbH & Co. KG 9*4882a593Smuzhiyun * Thomas Weber <weber@corscience.de> 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * Configuration settings for the Tricorder board. 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 14*4882a593Smuzhiyun */ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #ifndef __CONFIG_H 17*4882a593Smuzhiyun #define __CONFIG_H 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #define CONFIG_MACH_TYPE MACH_TYPE_TRICORDER 20*4882a593Smuzhiyun /* 21*4882a593Smuzhiyun * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM 22*4882a593Smuzhiyun * 64 bytes before this address should be set aside for u-boot.img's 23*4882a593Smuzhiyun * header. That is 0x800FFFC0--0x80100000 should not be used for any 24*4882a593Smuzhiyun * other needs. 25*4882a593Smuzhiyun */ 26*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x80100000 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define CONFIG_SDRC /* The chip has SDRC controller */ 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #include <asm/arch/cpu.h> /* get chip and board defs */ 31*4882a593Smuzhiyun #include <asm/arch/omap.h> 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun /* Clock Defines */ 34*4882a593Smuzhiyun #define V_OSCK 26000000 /* Clock output from T2 */ 35*4882a593Smuzhiyun #define V_SCLK (V_OSCK >> 1) 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 40*4882a593Smuzhiyun #define CONFIG_SETUP_MEMORY_TAGS 41*4882a593Smuzhiyun #define CONFIG_INITRD_TAG 42*4882a593Smuzhiyun #define CONFIG_REVISION_TAG 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* Size of malloc() pool */ 45*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (1024*1024) 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun /* Hardware drivers */ 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun /* NS16550 Configuration */ 50*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 51*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE (-4) 52*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun /* select serial console configuration */ 55*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 3 56*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 57*4882a593Smuzhiyun #define CONFIG_SERIAL3 3 58*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 59*4882a593Smuzhiyun 115200} 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun /* I2C */ 62*4882a593Smuzhiyun #define CONFIG_SYS_I2C 63*4882a593Smuzhiyun #define CONFIG_SYS_OMAP24_I2C_SPEED 100000 64*4882a593Smuzhiyun #define CONFIG_SYS_OMAP24_I2C_SLAVE 1 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* EEPROM */ 68*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 69*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_BUS_NUM 1 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun /* TWL4030 */ 72*4882a593Smuzhiyun #define CONFIG_TWL4030_LED 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun /* Board NAND Info */ 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 77*4882a593Smuzhiyun /* to access nand */ 78*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 79*4882a593Smuzhiyun /* to access nand at */ 80*4882a593Smuzhiyun /* CS0 */ 81*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */ 82*4882a593Smuzhiyun /* devices */ 83*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MAX_OOBFREE 2 84*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MAX_ECCPOS 56 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun /* needed for ubi */ 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun /* Environment information (this is the common part) */ 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /* hang() the board on panic() */ 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun /* environment placement (for NAND), is different for FLASHCARD but does not 94*4882a593Smuzhiyun * harm there */ 95*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET 0x120000 /* env start */ 96*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET_REDUND 0x2A0000 /* redundant env start */ 97*4882a593Smuzhiyun #define CONFIG_ENV_SIZE (16 << 10) /* use 16KiB for env */ 98*4882a593Smuzhiyun #define CONFIG_ENV_RANGE (384 << 10) /* allow badblocks in env */ 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* the loadaddr is the same as CONFIG_SYS_LOAD_ADDR, unfortunately the defiend 101*4882a593Smuzhiyun * value can not be used here! */ 102*4882a593Smuzhiyun #define CONFIG_LOADADDR 0x82000000 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun #define CONFIG_COMMON_ENV_SETTINGS \ 105*4882a593Smuzhiyun "console=ttyO2,115200n8\0" \ 106*4882a593Smuzhiyun "mmcdev=0\0" \ 107*4882a593Smuzhiyun "vram=3M\0" \ 108*4882a593Smuzhiyun "defaultdisplay=lcd\0" \ 109*4882a593Smuzhiyun "kernelopts=mtdoops.mtddev=3\0" \ 110*4882a593Smuzhiyun "mtdparts=" MTDPARTS_DEFAULT "\0" \ 111*4882a593Smuzhiyun "mtdids=" MTDIDS_DEFAULT "\0" \ 112*4882a593Smuzhiyun "commonargs=" \ 113*4882a593Smuzhiyun "setenv bootargs console=${console} " \ 114*4882a593Smuzhiyun "${mtdparts} " \ 115*4882a593Smuzhiyun "${kernelopts} " \ 116*4882a593Smuzhiyun "vt.global_cursor_default=0 " \ 117*4882a593Smuzhiyun "vram=${vram} " \ 118*4882a593Smuzhiyun "omapdss.def_disp=${defaultdisplay}\0" 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND "run autoboot" 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun /* specific environment settings for different use cases 123*4882a593Smuzhiyun * FLASHCARD: used to run a rdimage from sdcard to program the device 124*4882a593Smuzhiyun * 'NORMAL': used to boot kernel from sdcard, nand, ... 125*4882a593Smuzhiyun * 126*4882a593Smuzhiyun * The main aim for the FLASHCARD skin is to have an embedded environment 127*4882a593Smuzhiyun * which will not be influenced by any data already on the device. 128*4882a593Smuzhiyun */ 129*4882a593Smuzhiyun #ifdef CONFIG_FLASHCARD 130*4882a593Smuzhiyun /* the rdaddr is 16 MiB before the loadaddr */ 131*4882a593Smuzhiyun #define CONFIG_ENV_RDADDR "rdaddr=0x81000000\0" 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 134*4882a593Smuzhiyun CONFIG_COMMON_ENV_SETTINGS \ 135*4882a593Smuzhiyun CONFIG_ENV_RDADDR \ 136*4882a593Smuzhiyun "autoboot=" \ 137*4882a593Smuzhiyun "run commonargs; " \ 138*4882a593Smuzhiyun "setenv bootargs ${bootargs} " \ 139*4882a593Smuzhiyun "flashy_updateimg=/dev/mmcblk0p1:corscience_update.img " \ 140*4882a593Smuzhiyun "rdinit=/sbin/init; " \ 141*4882a593Smuzhiyun "mmc dev ${mmcdev}; mmc rescan; " \ 142*4882a593Smuzhiyun "fatload mmc ${mmcdev} ${loadaddr} uImage; " \ 143*4882a593Smuzhiyun "fatload mmc ${mmcdev} ${rdaddr} uRamdisk; " \ 144*4882a593Smuzhiyun "bootm ${loadaddr} ${rdaddr}\0" 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun #else /* CONFIG_FLASHCARD */ 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */ 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 151*4882a593Smuzhiyun CONFIG_COMMON_ENV_SETTINGS \ 152*4882a593Smuzhiyun "mmcargs=" \ 153*4882a593Smuzhiyun "run commonargs; " \ 154*4882a593Smuzhiyun "setenv bootargs ${bootargs} " \ 155*4882a593Smuzhiyun "root=/dev/mmcblk0p2 " \ 156*4882a593Smuzhiyun "rootwait " \ 157*4882a593Smuzhiyun "rw\0" \ 158*4882a593Smuzhiyun "nandargs=" \ 159*4882a593Smuzhiyun "run commonargs; " \ 160*4882a593Smuzhiyun "setenv bootargs ${bootargs} " \ 161*4882a593Smuzhiyun "root=ubi0:root " \ 162*4882a593Smuzhiyun "ubi.mtd=7 " \ 163*4882a593Smuzhiyun "rootfstype=ubifs " \ 164*4882a593Smuzhiyun "ro\0" \ 165*4882a593Smuzhiyun "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \ 166*4882a593Smuzhiyun "bootscript=echo Running bootscript from mmc ...; " \ 167*4882a593Smuzhiyun "source ${loadaddr}\0" \ 168*4882a593Smuzhiyun "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \ 169*4882a593Smuzhiyun "mmcboot=echo Booting from mmc ...; " \ 170*4882a593Smuzhiyun "run mmcargs; " \ 171*4882a593Smuzhiyun "bootm ${loadaddr}\0" \ 172*4882a593Smuzhiyun "loaduimage_ubi=ubi part ubi; " \ 173*4882a593Smuzhiyun "ubifsmount ubi:root; " \ 174*4882a593Smuzhiyun "ubifsload ${loadaddr} /boot/uImage\0" \ 175*4882a593Smuzhiyun "loaduimage_nand=nand read ${loadaddr} kernel 0x500000\0" \ 176*4882a593Smuzhiyun "nandboot=echo Booting from nand ...; " \ 177*4882a593Smuzhiyun "run nandargs; " \ 178*4882a593Smuzhiyun "run loaduimage_nand; " \ 179*4882a593Smuzhiyun "bootm ${loadaddr}\0" \ 180*4882a593Smuzhiyun "autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \ 181*4882a593Smuzhiyun "if run loadbootscript; then " \ 182*4882a593Smuzhiyun "run bootscript; " \ 183*4882a593Smuzhiyun "else " \ 184*4882a593Smuzhiyun "if run loaduimage; then " \ 185*4882a593Smuzhiyun "run mmcboot; " \ 186*4882a593Smuzhiyun "else run nandboot; " \ 187*4882a593Smuzhiyun "fi; " \ 188*4882a593Smuzhiyun "fi; " \ 189*4882a593Smuzhiyun "else run nandboot; fi\0" 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun #endif /* CONFIG_FLASHCARD */ 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun /* Miscellaneous configurable options */ 194*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 195*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING /* enable cmdline history */ 196*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE 197*4882a593Smuzhiyun #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x00000000) 200*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \ 201*4882a593Smuzhiyun 0x07000000) /* 112 MB */ 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0 + 0x02000000) 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun /* 206*4882a593Smuzhiyun * OMAP3 has 12 GP timers, they can be driven by the system clock 207*4882a593Smuzhiyun * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 208*4882a593Smuzhiyun * This rate is divided by a local divisor. 209*4882a593Smuzhiyun */ 210*4882a593Smuzhiyun #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2) 211*4882a593Smuzhiyun #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun /* Physical Memory Map */ 214*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 215*4882a593Smuzhiyun #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 216*4882a593Smuzhiyun #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun /* NAND and environment organization */ 219*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 222*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 223*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x800 224*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 225*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_SIZE - \ 226*4882a593Smuzhiyun GENERATED_GBL_DATA_SIZE) 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun /* SRAM config */ 229*4882a593Smuzhiyun #define CONFIG_SYS_SRAM_START 0x40200000 230*4882a593Smuzhiyun #define CONFIG_SYS_SRAM_SIZE 0x10000 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun /* Defines for SPL */ 233*4882a593Smuzhiyun #define CONFIG_SPL_FRAMEWORK 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun #define CONFIG_SPL_NAND_BASE 236*4882a593Smuzhiyun #define CONFIG_SPL_NAND_DRIVERS 237*4882a593Smuzhiyun #define CONFIG_SPL_NAND_ECC 238*4882a593Smuzhiyun #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" 239*4882a593Smuzhiyun #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/ 242*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \ 243*4882a593Smuzhiyun CONFIG_SPL_TEXT_BASE) 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun #define CONFIG_SPL_BSS_START_ADDR 0x80000000 /*CONFIG_SYS_SDRAM_BASE*/ 246*4882a593Smuzhiyun #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun /* NAND boot config */ 249*4882a593Smuzhiyun #define CONFIG_SYS_NAND_5_ADDR_CYCLE 250*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_COUNT 64 251*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_SIZE 2048 252*4882a593Smuzhiyun #define CONFIG_SYS_NAND_OOBSIZE 64 253*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) 254*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS 255*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, \ 256*4882a593Smuzhiyun 13, 14, 16, 17, 18, 19, 20, 21, 22, \ 257*4882a593Smuzhiyun 23, 24, 25, 26, 27, 28, 30, 31, 32, \ 258*4882a593Smuzhiyun 33, 34, 35, 36, 37, 38, 39, 40, 41, \ 259*4882a593Smuzhiyun 42, 44, 45, 46, 47, 48, 49, 50, 51, \ 260*4882a593Smuzhiyun 52, 53, 54, 55, 56} 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCSIZE 512 263*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCBYTES 13 264*4882a593Smuzhiyun #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW_DETECTION_SW 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000 269*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x100000 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_START 0x80208000 272*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */ 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun #define CONFIG_SYS_ALT_MEMTEST 275*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_SCRATCH 0x81000000 276*4882a593Smuzhiyun #endif /* __CONFIG_H */ 277