xref: /OK3568_Linux_fs/u-boot/include/configs/tricorder.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1 /*
2  * (C) Copyright 2006-2008
3  * Texas Instruments.
4  * Richard Woodruff <r-woodruff2@ti.com>
5  * Syed Mohammed Khasim <x0khasim@ti.com>
6  *
7  * (C) Copyright 2012
8  * Corscience GmbH & Co. KG
9  * Thomas Weber <weber@corscience.de>
10  *
11  * Configuration settings for the Tricorder board.
12  *
13  * SPDX-License-Identifier:	GPL-2.0+
14  */
15 
16 #ifndef __CONFIG_H
17 #define __CONFIG_H
18 
19 #define CONFIG_MACH_TYPE		MACH_TYPE_TRICORDER
20 /*
21  * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
22  * 64 bytes before this address should be set aside for u-boot.img's
23  * header. That is 0x800FFFC0--0x80100000 should not be used for any
24  * other needs.
25  */
26 #define CONFIG_SYS_TEXT_BASE		0x80100000
27 
28 #define CONFIG_SDRC			/* The chip has SDRC controller */
29 
30 #include <asm/arch/cpu.h>		/* get chip and board defs */
31 #include <asm/arch/omap.h>
32 
33 /* Clock Defines */
34 #define V_OSCK				26000000 /* Clock output from T2 */
35 #define V_SCLK				(V_OSCK >> 1)
36 
37 #define CONFIG_MISC_INIT_R
38 
39 #define CONFIG_CMDLINE_TAG		/* enable passing of ATAGs */
40 #define CONFIG_SETUP_MEMORY_TAGS
41 #define CONFIG_INITRD_TAG
42 #define CONFIG_REVISION_TAG
43 
44 /* Size of malloc() pool */
45 #define CONFIG_SYS_MALLOC_LEN		(1024*1024)
46 
47 /* Hardware drivers */
48 
49 /* NS16550 Configuration */
50 #define CONFIG_SYS_NS16550_SERIAL
51 #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
52 #define CONFIG_SYS_NS16550_CLK		48000000 /* 48MHz (APLL96/2) */
53 
54 /* select serial console configuration */
55 #define CONFIG_CONS_INDEX		3
56 #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
57 #define CONFIG_SERIAL3			3
58 #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
59 					115200}
60 
61 /* I2C */
62 #define CONFIG_SYS_I2C
63 #define CONFIG_SYS_OMAP24_I2C_SPEED	100000
64 #define CONFIG_SYS_OMAP24_I2C_SLAVE	1
65 
66 
67 /* EEPROM */
68 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	2
69 #define CONFIG_SYS_EEPROM_BUS_NUM	1
70 
71 /* TWL4030 */
72 #define CONFIG_TWL4030_LED
73 
74 /* Board NAND Info */
75 
76 #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
77 							/* to access nand */
78 #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
79 							/* to access nand at */
80 							/* CS0 */
81 #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of NAND */
82 							/* devices */
83 #define CONFIG_SYS_NAND_MAX_OOBFREE	2
84 #define CONFIG_SYS_NAND_MAX_ECCPOS	56
85 
86 /* needed for ubi */
87 
88 /* Environment information (this is the common part) */
89 
90 
91 /* hang() the board on panic() */
92 
93 /* environment placement (for NAND), is different for FLASHCARD but does not
94  * harm there */
95 #define CONFIG_ENV_OFFSET		0x120000    /* env start */
96 #define CONFIG_ENV_OFFSET_REDUND	0x2A0000    /* redundant env start */
97 #define CONFIG_ENV_SIZE			(16 << 10)  /* use 16KiB for env */
98 #define CONFIG_ENV_RANGE		(384 << 10) /* allow badblocks in env */
99 
100 /* the loadaddr is the same as CONFIG_SYS_LOAD_ADDR, unfortunately the defiend
101  * value can not be used here! */
102 #define CONFIG_LOADADDR		0x82000000
103 
104 #define CONFIG_COMMON_ENV_SETTINGS \
105 	"console=ttyO2,115200n8\0" \
106 	"mmcdev=0\0" \
107 	"vram=3M\0" \
108 	"defaultdisplay=lcd\0" \
109 	"kernelopts=mtdoops.mtddev=3\0" \
110 	"mtdparts=" MTDPARTS_DEFAULT "\0" \
111 	"mtdids=" MTDIDS_DEFAULT "\0" \
112 	"commonargs=" \
113 		"setenv bootargs console=${console} " \
114 		"${mtdparts} " \
115 		"${kernelopts} " \
116 		"vt.global_cursor_default=0 " \
117 		"vram=${vram} " \
118 		"omapdss.def_disp=${defaultdisplay}\0"
119 
120 #define CONFIG_BOOTCOMMAND "run autoboot"
121 
122 /* specific environment settings for different use cases
123  * FLASHCARD: used to run a rdimage from sdcard to program the device
124  * 'NORMAL': used to boot kernel from sdcard, nand, ...
125  *
126  * The main aim for the FLASHCARD skin is to have an embedded environment
127  * which will not be influenced by any data already on the device.
128  */
129 #ifdef CONFIG_FLASHCARD
130 /* the rdaddr is 16 MiB before the loadaddr */
131 #define CONFIG_ENV_RDADDR	"rdaddr=0x81000000\0"
132 
133 #define CONFIG_EXTRA_ENV_SETTINGS \
134 	CONFIG_COMMON_ENV_SETTINGS \
135 	CONFIG_ENV_RDADDR \
136 	"autoboot=" \
137 	"run commonargs; " \
138 	"setenv bootargs ${bootargs} " \
139 		"flashy_updateimg=/dev/mmcblk0p1:corscience_update.img " \
140 		"rdinit=/sbin/init; " \
141 	"mmc dev ${mmcdev}; mmc rescan; " \
142 	"fatload mmc ${mmcdev} ${loadaddr} uImage; " \
143 	"fatload mmc ${mmcdev} ${rdaddr} uRamdisk; " \
144 	"bootm ${loadaddr} ${rdaddr}\0"
145 
146 #else /* CONFIG_FLASHCARD */
147 
148 #define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */
149 
150 #define CONFIG_EXTRA_ENV_SETTINGS \
151 	CONFIG_COMMON_ENV_SETTINGS \
152 	"mmcargs=" \
153 		"run commonargs; " \
154 		"setenv bootargs ${bootargs} " \
155 		"root=/dev/mmcblk0p2 " \
156 		"rootwait " \
157 		"rw\0" \
158 	"nandargs=" \
159 		"run commonargs; " \
160 		"setenv bootargs ${bootargs} " \
161 		"root=ubi0:root " \
162 		"ubi.mtd=7 " \
163 		"rootfstype=ubifs " \
164 		"ro\0" \
165 	"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
166 	"bootscript=echo Running bootscript from mmc ...; " \
167 		"source ${loadaddr}\0" \
168 	"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
169 	"mmcboot=echo Booting from mmc ...; " \
170 		"run mmcargs; " \
171 		"bootm ${loadaddr}\0" \
172 	"loaduimage_ubi=ubi part ubi; " \
173 		"ubifsmount ubi:root; " \
174 		"ubifsload ${loadaddr} /boot/uImage\0" \
175 	"loaduimage_nand=nand read ${loadaddr} kernel 0x500000\0" \
176 	"nandboot=echo Booting from nand ...; " \
177 		"run nandargs; " \
178 		"run loaduimage_nand; " \
179 		"bootm ${loadaddr}\0" \
180 	"autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \
181 			"if run loadbootscript; then " \
182 				"run bootscript; " \
183 			"else " \
184 				"if run loaduimage; then " \
185 					"run mmcboot; " \
186 				"else run nandboot; " \
187 				"fi; " \
188 			"fi; " \
189 		"else run nandboot; fi\0"
190 
191 #endif /* CONFIG_FLASHCARD */
192 
193 /* Miscellaneous configurable options */
194 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
195 #define CONFIG_CMDLINE_EDITING		/* enable cmdline history */
196 #define CONFIG_AUTO_COMPLETE
197 #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
198 
199 #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0 + 0x00000000)
200 #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + \
201 					0x07000000) /* 112 MB */
202 
203 #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0 + 0x02000000)
204 
205 /*
206  * OMAP3 has 12 GP timers, they can be driven by the system clock
207  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
208  * This rate is divided by a local divisor.
209  */
210 #define CONFIG_SYS_TIMERBASE		(OMAP34XX_GPT2)
211 #define CONFIG_SYS_PTV			2 /* Divisor: 2^(PTV+1) => 8 */
212 
213 /*  Physical Memory Map  */
214 #define CONFIG_NR_DRAM_BANKS		2 /* CS1 may or may not be populated */
215 #define PHYS_SDRAM_1			OMAP34XX_SDRC_CS0
216 #define PHYS_SDRAM_2			OMAP34XX_SDRC_CS1
217 
218 /* NAND and environment organization  */
219 #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
220 
221 #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
222 #define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
223 #define CONFIG_SYS_INIT_RAM_SIZE	0x800
224 #define CONFIG_SYS_INIT_SP_ADDR	(CONFIG_SYS_INIT_RAM_ADDR + \
225 						CONFIG_SYS_INIT_RAM_SIZE - \
226 						GENERATED_GBL_DATA_SIZE)
227 
228 /* SRAM config */
229 #define CONFIG_SYS_SRAM_START		0x40200000
230 #define CONFIG_SYS_SRAM_SIZE		0x10000
231 
232 /* Defines for SPL */
233 #define CONFIG_SPL_FRAMEWORK
234 
235 #define CONFIG_SPL_NAND_BASE
236 #define CONFIG_SPL_NAND_DRIVERS
237 #define CONFIG_SPL_NAND_ECC
238 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME        "u-boot.img"
239 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION     1
240 
241 #define CONFIG_SPL_TEXT_BASE		0x40200000 /*CONFIG_SYS_SRAM_START*/
242 #define CONFIG_SPL_MAX_SIZE		(SRAM_SCRATCH_SPACE_ADDR - \
243 					 CONFIG_SPL_TEXT_BASE)
244 
245 #define CONFIG_SPL_BSS_START_ADDR	0x80000000 /*CONFIG_SYS_SDRAM_BASE*/
246 #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
247 
248 /* NAND boot config */
249 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
250 #define CONFIG_SYS_NAND_PAGE_COUNT	64
251 #define CONFIG_SYS_NAND_PAGE_SIZE	2048
252 #define CONFIG_SYS_NAND_OOBSIZE		64
253 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128*1024)
254 #define CONFIG_SYS_NAND_BAD_BLOCK_POS	NAND_LARGE_BADBLOCK_POS
255 #define CONFIG_SYS_NAND_ECCPOS		{2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, \
256 					 13, 14, 16, 17, 18, 19, 20, 21, 22, \
257 					 23, 24, 25, 26, 27, 28, 30, 31, 32, \
258 					 33, 34, 35, 36, 37, 38, 39, 40, 41, \
259 					 42, 44, 45, 46, 47, 48, 49, 50, 51, \
260 					 52, 53, 54, 55, 56}
261 
262 #define CONFIG_SYS_NAND_ECCSIZE		512
263 #define CONFIG_SYS_NAND_ECCBYTES	13
264 #define CONFIG_NAND_OMAP_ECCSCHEME	OMAP_ECC_BCH8_CODE_HW_DETECTION_SW
265 
266 #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
267 
268 #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x20000
269 #define CONFIG_SYS_NAND_U_BOOT_SIZE	0x100000
270 
271 #define CONFIG_SYS_SPL_MALLOC_START	0x80208000
272 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000	/* 1 MB */
273 
274 #define CONFIG_SYS_ALT_MEMTEST
275 #define CONFIG_SYS_MEMTEST_SCRATCH	0x81000000
276 #endif /* __CONFIG_H */
277