xref: /OK3568_Linux_fs/u-boot/include/configs/taurus.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Common board functions for Siemens TAURUS (AT91SAM9G20) based boards
3*4882a593Smuzhiyun  * (C) Copyright 2013 Siemens AG
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based on:
6*4882a593Smuzhiyun  * U-Boot file: include/configs/at91sam9260ek.h
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * (C) Copyright 2007-2008
9*4882a593Smuzhiyun  * Stelian Pop <stelian@popies.net>
10*4882a593Smuzhiyun  * Lead Tech Design <www.leadtechdesign.com>
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #ifndef __CONFIG_H
16*4882a593Smuzhiyun #define __CONFIG_H
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun  * SoC must be defined first, before hardware.h is included.
20*4882a593Smuzhiyun  * In this case SoC is defined in boards.cfg.
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun #include <asm/hardware.h>
23*4882a593Smuzhiyun #include <linux/sizes.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD)
26*4882a593Smuzhiyun #define CONFIG_SYS_ICACHE_OFF
27*4882a593Smuzhiyun #define CONFIG_SYS_DCACHE_OFF
28*4882a593Smuzhiyun #endif
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun  * Warning: changing CONFIG_SYS_TEXT_BASE requires
31*4882a593Smuzhiyun  * adapting the initial boot program.
32*4882a593Smuzhiyun  * Since the linker has to swallow that define, we must use a pure
33*4882a593Smuzhiyun  * hex number here!
34*4882a593Smuzhiyun  */
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE		0x21000000
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* ARM asynchronous clock */
39*4882a593Smuzhiyun #define CONFIG_SYS_AT91_SLOW_CLOCK	32768		/* slow clock xtal */
40*4882a593Smuzhiyun #define CONFIG_SYS_AT91_MAIN_CLOCK	18432000	/* main clock xtal */
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* Misc CPU related */
43*4882a593Smuzhiyun #define CONFIG_ARCH_CPU_INIT
44*4882a593Smuzhiyun #define CONFIG_CMDLINE_TAG		/* enable passing of ATAGs */
45*4882a593Smuzhiyun #define CONFIG_SETUP_MEMORY_TAGS
46*4882a593Smuzhiyun #define CONFIG_INITRD_TAG
47*4882a593Smuzhiyun #define CONFIG_SKIP_LOWLEVEL_INIT_ONLY
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* general purpose I/O */
50*4882a593Smuzhiyun #define CONFIG_ATMEL_LEGACY		/* required until (g)pio is fixed */
51*4882a593Smuzhiyun #define CONFIG_AT91_GPIO
52*4882a593Smuzhiyun #define CONFIG_AT91_GPIO_PULLUP	1	/* keep pullups on peripheral pins */
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* serial console */
55*4882a593Smuzhiyun #define CONFIG_ATMEL_USART
56*4882a593Smuzhiyun #define CONFIG_USART_BASE		ATMEL_BASE_DBGU
57*4882a593Smuzhiyun #define CONFIG_USART_ID			ATMEL_ID_SYS
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun  * SDRAM: 1 bank, min 32, max 128 MB
62*4882a593Smuzhiyun  * Initialized before u-boot gets started.
63*4882a593Smuzhiyun  */
64*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS		1
65*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		ATMEL_BASE_CS1
66*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE		(128 * SZ_1M)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun  * Initial stack pointer: 4k - GENERATED_GBL_DATA_SIZE in internal SRAM,
70*4882a593Smuzhiyun  * leaving the correct space for initial global data structure above
71*4882a593Smuzhiyun  * that address while providing maximum stack area below.
72*4882a593Smuzhiyun  */
73*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR \
74*4882a593Smuzhiyun 	(ATMEL_BASE_SRAM1 + 0x1000 - GENERATED_GBL_DATA_SIZE)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* NAND flash */
77*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
78*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE	1
79*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE		ATMEL_BASE_CS3
80*4882a593Smuzhiyun #define CONFIG_SYS_NAND_DBW_8
81*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MASK_ALE	(1 << 21)
82*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MASK_CLE	(1 << 22)
83*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ENABLE_PIN	AT91_PIN_PC14
84*4882a593Smuzhiyun #define CONFIG_SYS_NAND_READY_PIN	AT91_PIN_PC13
85*4882a593Smuzhiyun #endif
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* Ethernet */
88*4882a593Smuzhiyun #define CONFIG_MACB
89*4882a593Smuzhiyun #define CONFIG_RMII
90*4882a593Smuzhiyun #define CONFIG_AT91_WANTS_COMMON_PHY
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define CONFIG_AT91SAM9_WATCHDOG
93*4882a593Smuzhiyun #define CONFIG_AT91_HW_WDT_TIMEOUT	15
94*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD)
95*4882a593Smuzhiyun /* Enable the watchdog */
96*4882a593Smuzhiyun #define CONFIG_HW_WATCHDOG
97*4882a593Smuzhiyun #endif
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* USB */
100*4882a593Smuzhiyun #if defined(CONFIG_BOARD_TAURUS)
101*4882a593Smuzhiyun #define CONFIG_USB_ATMEL
102*4882a593Smuzhiyun #define CONFIG_USB_ATMEL_CLK_SEL_PLLB
103*4882a593Smuzhiyun #define CONFIG_USB_OHCI_NEW
104*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_CPU_INIT
105*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_REGS_BASE		0x00500000
106*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_SLOT_NAME		"at91sam9260"
107*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	2
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /* USB DFU support */
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define CONFIG_USB_GADGET_AT91
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* DFU class support */
114*4882a593Smuzhiyun #define CONFIG_SYS_DFU_DATA_BUF_SIZE	(SZ_1M)
115*4882a593Smuzhiyun #define DFU_MANIFEST_POLL_TIMEOUT	25000
116*4882a593Smuzhiyun #endif
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /* SPI EEPROM */
119*4882a593Smuzhiyun #define TAURUS_SPI_MASK (1 << 4)
120*4882a593Smuzhiyun #define TAURUS_SPI_CS_PIN	AT91_PIN_PA3
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD)
123*4882a593Smuzhiyun /* SPL related */
124*4882a593Smuzhiyun #define CONFIG_SPL_SPI_LOAD
125*4882a593Smuzhiyun #define CONFIG_SYS_SPI_U_BOOT_OFFS	0x20000
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_BUS 0
128*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_SPEED 1000000
129*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
130*4882a593Smuzhiyun #endif
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* load address */
133*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR			0x22000000
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /* bootstrap in spi flash , u-boot + env + linux in nandflash */
136*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		0x100000
137*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET_REDUND	0x180000
138*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		(SZ_128K)	/* 1 sector = 128 kB */
139*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND	"nand read 0x22000000 0x200000 0x300000; bootm"
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP
142*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING
143*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun  * Size of malloc() pool
147*4882a593Smuzhiyun  */
148*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN \
149*4882a593Smuzhiyun 	ROUND(3 * CONFIG_ENV_SIZE + SZ_4M, 0x1000)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* Defines for SPL */
152*4882a593Smuzhiyun #define CONFIG_SPL_FRAMEWORK
153*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE		0x0
154*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE		(31 * SZ_512)
155*4882a593Smuzhiyun #define	CONFIG_SPL_STACK		(ATMEL_BASE_SRAM1 + SZ_16K)
156*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SYS_TEXT_BASE - \
157*4882a593Smuzhiyun 					CONFIG_SYS_MALLOC_LEN)
158*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_SIZE      CONFIG_SYS_MALLOC_LEN
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define CONFIG_SPL_BSS_START_ADDR	CONFIG_SPL_MAX_SIZE
161*4882a593Smuzhiyun #define CONFIG_SPL_BSS_MAX_SIZE		(3 * SZ_512)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ENABLE_PIN_SPL	(2*32 + 14)
164*4882a593Smuzhiyun #define CONFIG_SYS_USE_NANDFLASH	1
165*4882a593Smuzhiyun #define CONFIG_SPL_NAND_DRIVERS
166*4882a593Smuzhiyun #define CONFIG_SPL_NAND_BASE
167*4882a593Smuzhiyun #define CONFIG_SPL_NAND_ECC
168*4882a593Smuzhiyun #define CONFIG_SPL_NAND_RAW_ONLY
169*4882a593Smuzhiyun #define CONFIG_SPL_NAND_SOFTECC
170*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x20000
171*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE	SZ_512K
172*4882a593Smuzhiyun #define	CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
173*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_DST	CONFIG_SYS_TEXT_BASE
174*4882a593Smuzhiyun #define CONFIG_SYS_NAND_5_ADDR_CYCLE
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define CONFIG_SYS_NAND_SIZE		(256 * SZ_1M)
177*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_SIZE	SZ_2K
178*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE	(SZ_128K)
179*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_COUNT	(CONFIG_SYS_NAND_BLOCK_SIZE / \
180*4882a593Smuzhiyun 					 CONFIG_SYS_NAND_PAGE_SIZE)
181*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BAD_BLOCK_POS	NAND_LARGE_BADBLOCK_POS
182*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCSIZE		256
183*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCBYTES	3
184*4882a593Smuzhiyun #define CONFIG_SYS_NAND_OOBSIZE		64
185*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCPOS		{ 40, 41, 42, 43, 44, 45, 46, 47, \
186*4882a593Smuzhiyun 					  48, 49, 50, 51, 52, 53, 54, 55, \
187*4882a593Smuzhiyun 					  56, 57, 58, 59, 60, 61, 62, 63, }
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define CONFIG_SPL_ATMEL_SIZE
190*4882a593Smuzhiyun #define CONFIG_SYS_MASTER_CLOCK		132096000
191*4882a593Smuzhiyun #define AT91_PLL_LOCK_TIMEOUT		1000000
192*4882a593Smuzhiyun #define CONFIG_SYS_AT91_PLLA		0x202A3F01
193*4882a593Smuzhiyun #define CONFIG_SYS_MCKR			0x1300
194*4882a593Smuzhiyun #define CONFIG_SYS_MCKR_CSS		(0x02 | CONFIG_SYS_MCKR)
195*4882a593Smuzhiyun #define CONFIG_SYS_AT91_PLLB		0x10193F05
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #endif
198