xref: /OK3568_Linux_fs/u-boot/include/configs/suvd3.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2006 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *                    Dave Liu <daveliu@freescale.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2007 Logic Product Development, Inc.
6*4882a593Smuzhiyun  *                    Peter Barada <peterb@logicpd.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (C) 2007 MontaVista Software, Inc.
9*4882a593Smuzhiyun  *                    Anton Vorontsov <avorontsov@ru.mvista.com>
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * (C) Copyright 2010
12*4882a593Smuzhiyun  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #ifndef __CONFIG_H
18*4882a593Smuzhiyun #define __CONFIG_H
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun  * High Level Configuration Options
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* This needs to be set prior to including km/km83xx-common.h */
25*4882a593Smuzhiyun #define	CONFIG_SYS_TEXT_BASE	0xF0000000
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #if defined(CONFIG_SUVD3)	/* SUVD3 board specific */
28*4882a593Smuzhiyun #define CONFIG_HOSTNAME		suvd3
29*4882a593Smuzhiyun #define CONFIG_KM_BOARD_NAME   "suvd3"
30*4882a593Smuzhiyun /* include common defines/options for all 8321 Keymile boards */
31*4882a593Smuzhiyun #include "km/km8321-common.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #elif defined(CONFIG_KMVECT1)   /* VECT1 board specific */
34*4882a593Smuzhiyun #define CONFIG_HOSTNAME		kmvect1
35*4882a593Smuzhiyun #define CONFIG_KM_BOARD_NAME   "kmvect1"
36*4882a593Smuzhiyun /* at end of uboot partition, before env */
37*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_ADDR   0xF00B0000
38*4882a593Smuzhiyun /* include common defines/options for all 8309 Keymile boards */
39*4882a593Smuzhiyun #include "km/km8309-common.h"
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #elif defined(CONFIG_KMTEGR1)   /* TEGR1 board specific */
42*4882a593Smuzhiyun #define CONFIG_HOSTNAME   kmtegr1
43*4882a593Smuzhiyun #define CONFIG_KM_BOARD_NAME   "kmtegr1"
44*4882a593Smuzhiyun #define CONFIG_KM_UBI_PARTITION_NAME_BOOT	"ubi0"
45*4882a593Smuzhiyun #define CONFIG_KM_UBI_PARTITION_NAME_APP	"ubi1"
46*4882a593Smuzhiyun #define MTDIDS_DEFAULT			"nor0=boot,nand0=app"
47*4882a593Smuzhiyun #define MTDPARTS_DEFAULT		"mtdparts="			\
48*4882a593Smuzhiyun 	"boot:"								\
49*4882a593Smuzhiyun 		"768k(u-boot),"						\
50*4882a593Smuzhiyun 		"256k(qe-fw),"						\
51*4882a593Smuzhiyun 		"128k(env),"						\
52*4882a593Smuzhiyun 		"128k(envred),"						\
53*4882a593Smuzhiyun 		"-(" CONFIG_KM_UBI_PARTITION_NAME_BOOT ");"		\
54*4882a593Smuzhiyun 	"app:"								\
55*4882a593Smuzhiyun 		"-(" CONFIG_KM_UBI_PARTITION_NAME_APP ");"
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		0xF0100000
58*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET	0x100000
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define CONFIG_NAND_ECC_BCH
61*4882a593Smuzhiyun #define CONFIG_NAND_KMETER1
62*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE		1
63*4882a593Smuzhiyun #define NAND_MAX_CHIPS				1
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* include common defines/options for all 8309 Keymile boards */
66*4882a593Smuzhiyun #include "km/km8309-common.h"
67*4882a593Smuzhiyun /* must be after the include because KMBEC_FPGA is otherwise undefined */
68*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE CONFIG_SYS_KMBEC_FPGA_BASE /* PRIO_BASE_ADDRESS */
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #else
71*4882a593Smuzhiyun #error Supported boards are: SUVD3, KMVECT1, KMTEGR1
72*4882a593Smuzhiyun #endif
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define CONFIG_SYS_APP1_BASE		0xA0000000
75*4882a593Smuzhiyun #define CONFIG_SYS_APP1_SIZE		256 /* Megabytes */
76*4882a593Smuzhiyun #define CONFIG_SYS_APP2_BASE		0xB0000000
77*4882a593Smuzhiyun #define CONFIG_SYS_APP2_SIZE		256 /* Megabytes */
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* EEprom support */
80*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun  * Init Local Bus Memory Controller:
84*4882a593Smuzhiyun  *
85*4882a593Smuzhiyun  * Bank Bus     Machine PortSz  Size  Device
86*4882a593Smuzhiyun  * ---- ---     ------- ------  -----  ------
87*4882a593Smuzhiyun  *  2   Local   UPMA    16 bit  256MB APP1
88*4882a593Smuzhiyun  *  3   Local   GPCM    16 bit  256MB APP2
89*4882a593Smuzhiyun  *
90*4882a593Smuzhiyun  */
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #if defined(CONFIG_SUVD3) || defined(CONFIG_KMVECT1)
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun  * APP1 on the local bus CS2
95*4882a593Smuzhiyun  */
96*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR2_PRELIM	CONFIG_SYS_APP1_BASE
97*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR2_PRELIM	(LBLAWAR_EN | LBLAWAR_256MB)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM	(CONFIG_SYS_APP1_BASE | \
100*4882a593Smuzhiyun 				 BR_PS_16 | \
101*4882a593Smuzhiyun 				 BR_MS_UPMA | \
102*4882a593Smuzhiyun 				 BR_V)
103*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM	(MEG_TO_AM(CONFIG_SYS_APP1_SIZE))
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define CONFIG_SYS_BR3_PRELIM	(CONFIG_SYS_APP2_BASE | \
106*4882a593Smuzhiyun 				 BR_PS_16 | \
107*4882a593Smuzhiyun 				 BR_V)
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define CONFIG_SYS_OR3_PRELIM	(MEG_TO_AM(CONFIG_SYS_APP2_SIZE) | \
110*4882a593Smuzhiyun 				 OR_GPCM_CSNT | \
111*4882a593Smuzhiyun 				 OR_GPCM_ACS_DIV4 | \
112*4882a593Smuzhiyun 				 OR_GPCM_SCY_3 | \
113*4882a593Smuzhiyun 				 OR_GPCM_TRLX_SET)
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define CONFIG_SYS_MAMR	(MxMR_GPL_x4DIS | \
116*4882a593Smuzhiyun 			 0x0000c000 | \
117*4882a593Smuzhiyun 			 MxMR_WLFx_2X)
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #elif defined(CONFIG_KMTEGR1)
120*4882a593Smuzhiyun #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_APP2_BASE | \
121*4882a593Smuzhiyun 				 BR_PS_16 | \
122*4882a593Smuzhiyun 				 BR_MS_GPCM | \
123*4882a593Smuzhiyun 				 BR_V)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define CONFIG_SYS_OR3_PRELIM (MEG_TO_AM(CONFIG_SYS_APP2_SIZE) | \
126*4882a593Smuzhiyun 				 OR_GPCM_SCY_5 | \
127*4882a593Smuzhiyun 				 OR_GPCM_TRLX_CLEAR | \
128*4882a593Smuzhiyun 				 OR_GPCM_EHTR_CLEAR)
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #endif /* CONFIG_KMTEGR1 */
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR3_PRELIM	CONFIG_SYS_APP2_BASE
133*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR3_PRELIM	(LBLAWAR_EN | LBLAWAR_256MB)
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /*
136*4882a593Smuzhiyun  * MMU Setup
137*4882a593Smuzhiyun  */
138*4882a593Smuzhiyun #if defined(CONFIG_SUVD3) || defined(CONFIG_KMVECT1)
139*4882a593Smuzhiyun /* APP1:  icache cacheable, but dcache-inhibit and guarded */
140*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_APP1_BASE | BATL_PP_RW | \
141*4882a593Smuzhiyun 				 BATL_MEMCOHERENCE)
142*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_APP1_BASE | BATU_BL_256M | \
143*4882a593Smuzhiyun 				 BATU_VS | BATU_VP)
144*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5L	(CONFIG_SYS_APP1_BASE | BATL_PP_RW | \
145*4882a593Smuzhiyun 				 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
146*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #elif defined(CONFIG_KMTEGR1)
149*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5L (0)
150*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5U (0)
151*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
152*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
153*4882a593Smuzhiyun #endif /* CONFIG_KMTEGR1 */
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6L	(CONFIG_SYS_APP2_BASE | BATL_PP_RW | \
156*4882a593Smuzhiyun 				 BATL_MEMCOHERENCE)
157*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6U	(CONFIG_SYS_APP2_BASE | BATU_BL_256M | \
158*4882a593Smuzhiyun 				 BATU_VS | BATU_VP)
159*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6L	(CONFIG_SYS_APP2_BASE | BATL_PP_RW | \
160*4882a593Smuzhiyun 				 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
161*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /*
164*4882a593Smuzhiyun  * QE UEC ethernet configuration
165*4882a593Smuzhiyun  */
166*4882a593Smuzhiyun #if defined(CONFIG_KMVECT1)
167*4882a593Smuzhiyun #define CONFIG_MV88E6352_SWITCH
168*4882a593Smuzhiyun #define CONFIG_KM_MVEXTSW_ADDR		0x10
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /* ethernet port connected to simple switch 88e6122 (UEC0) */
171*4882a593Smuzhiyun #define CONFIG_UEC_ETH1
172*4882a593Smuzhiyun #define CONFIG_SYS_UEC1_UCC_NUM		0	/* UCC1 */
173*4882a593Smuzhiyun #define CONFIG_SYS_UEC1_RX_CLK		QE_CLK9
174*4882a593Smuzhiyun #define CONFIG_SYS_UEC1_TX_CLK		QE_CLK10
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define CONFIG_FIXED_PHY		0xFFFFFFFF
177*4882a593Smuzhiyun #define CONFIG_SYS_FIXED_PHY_ADDR	0x1E	/* unused address */
178*4882a593Smuzhiyun #define CONFIG_SYS_FIXED_PHY_PORT(devnum, speed, duplex) \
179*4882a593Smuzhiyun 		{devnum, speed, duplex}
180*4882a593Smuzhiyun #define CONFIG_SYS_FIXED_PHY_PORTS \
181*4882a593Smuzhiyun 		CONFIG_SYS_FIXED_PHY_PORT("UEC0", SPEED_100, DUPLEX_FULL)
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define CONFIG_SYS_UEC1_ETH_TYPE	FAST_ETH
184*4882a593Smuzhiyun #define CONFIG_SYS_UEC1_PHY_ADDR	CONFIG_SYS_FIXED_PHY_ADDR
185*4882a593Smuzhiyun #define CONFIG_SYS_UEC1_INTERFACE_TYPE	PHY_INTERFACE_MODE_MII
186*4882a593Smuzhiyun #define CONFIG_SYS_UEC1_INTERFACE_SPEED	100
187*4882a593Smuzhiyun #endif /* CONFIG_KMVECT1 */
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #if defined(CONFIG_KMVECT1) || defined(CONFIG_KMTEGR1)
190*4882a593Smuzhiyun /* ethernet port connected to piggy (UEC2) */
191*4882a593Smuzhiyun #define CONFIG_HAS_ETH1
192*4882a593Smuzhiyun #define CONFIG_UEC_ETH2
193*4882a593Smuzhiyun #define CONFIG_SYS_UEC2_UCC_NUM		2       /* UCC3 */
194*4882a593Smuzhiyun #define CONFIG_SYS_UEC2_RX_CLK		QE_CLK_NONE /* not used in RMII Mode */
195*4882a593Smuzhiyun #define CONFIG_SYS_UEC2_TX_CLK		QE_CLK12
196*4882a593Smuzhiyun #define CONFIG_SYS_UEC2_ETH_TYPE	FAST_ETH
197*4882a593Smuzhiyun #define CONFIG_SYS_UEC2_PHY_ADDR	0
198*4882a593Smuzhiyun #define CONFIG_SYS_UEC2_INTERFACE_TYPE	PHY_INTERFACE_MODE_RMII
199*4882a593Smuzhiyun #define CONFIG_SYS_UEC2_INTERFACE_SPEED	100
200*4882a593Smuzhiyun #endif /* CONFIG_KMVECT1 || CONFIG_KMTEGR1 */
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #endif /* __CONFIG_H */
203