1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2008 3*4882a593Smuzhiyun * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Wolfgang Denk <wd@denx.de> 6*4882a593Smuzhiyun * Copyright 2004 Freescale Semiconductor. 7*4882a593Smuzhiyun * (C) Copyright 2002,2003 Motorola,Inc. 8*4882a593Smuzhiyun * Xianghua Xiao <X.Xiao@motorola.com> 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun /* 14*4882a593Smuzhiyun * Socrates 15*4882a593Smuzhiyun */ 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #ifndef __CONFIG_H 18*4882a593Smuzhiyun #define __CONFIG_H 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun /* High Level Configuration Options */ 21*4882a593Smuzhiyun #define CONFIG_SOCRATES 1 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xfff80000 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #define CONFIG_TSEC_ENET /* tsec ethernet support */ 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */ 30*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */ 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun /* 33*4882a593Smuzhiyun * Only possible on E500 Version 2 or newer cores. 34*4882a593Smuzhiyun */ 35*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS 1 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun /* 38*4882a593Smuzhiyun * sysclk for MPC85xx 39*4882a593Smuzhiyun * 40*4882a593Smuzhiyun * Two valid values are: 41*4882a593Smuzhiyun * 33000000 42*4882a593Smuzhiyun * 66000000 43*4882a593Smuzhiyun * 44*4882a593Smuzhiyun * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz 45*4882a593Smuzhiyun * is likely the desired value here, so that is now the default. 46*4882a593Smuzhiyun * The board, however, can run at 66MHz. In any event, this value 47*4882a593Smuzhiyun * must match the settings of some switches. Details can be found 48*4882a593Smuzhiyun * in the README.mpc85xxads. 49*4882a593Smuzhiyun */ 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun #ifndef CONFIG_SYS_CLK_FREQ 52*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ 66666666 53*4882a593Smuzhiyun #endif 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun /* 56*4882a593Smuzhiyun * These can be toggled for performance analysis, otherwise use default. 57*4882a593Smuzhiyun */ 58*4882a593Smuzhiyun #define CONFIG_L2_CACHE /* toggle L2 cache */ 59*4882a593Smuzhiyun #define CONFIG_BTB /* toggle branch predition */ 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun #define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */ 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 64*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x00400000 65*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x00C00000 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR 0xE0000000 68*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun /* DDR Setup */ 71*4882a593Smuzhiyun #undef CONFIG_FSL_DDR_INTERACTIVE 72*4882a593Smuzhiyun #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ 73*4882a593Smuzhiyun #define CONFIG_DDR_SPD 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun #undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 76*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 79*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 80*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR 1 83*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL 2 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun /* I2C addresses of SPD EEPROMs */ 86*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS 0x50 /* CTLR 0 DIMM 0 */ 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */ 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun /* Hardcoded values, to use instead of SPD */ 91*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f 92*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 93*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_0 0x00260802 94*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_1 0x3935D322 95*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_2 0x14904CC8 96*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE 0x00480432 97*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INTERVAL 0x030C0100 98*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONFIG_2 0x04400000 99*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONFIG 0xC3008000 100*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CLK_CONTROL 0x03800000 101*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE 256 /* in Megs */ 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun /* 104*4882a593Smuzhiyun * Flash on the LocalBus 105*4882a593Smuzhiyun */ 106*4882a593Smuzhiyun #define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */ 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun #define CONFIG_SYS_FLASH0 0xFE000000 109*4882a593Smuzhiyun #define CONFIG_SYS_FLASH1 0xFC000000 110*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 } 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */ 113*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */ 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM 0xfe001001 /* port size 16bit */ 116*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM 0xfe000030 /* 32MB Flash */ 117*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM 0xfc001001 /* port size 16bit */ 118*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM 0xfe000030 /* 32MB Flash */ 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI /* flash is CFI compat. */ 121*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver*/ 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 124*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */ 125*4882a593Smuzhiyun #undef CONFIG_SYS_FLASH_CHECKSUM 126*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 127*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ 132*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ 133*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ 134*4882a593Smuzhiyun #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/ 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 1 137*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ 138*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size used area in RAM*/ 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 141*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384KiB for Mon */ 144*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (4 << 20) /* Reserve 4 MB for malloc */ 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun /* FPGA and NAND */ 147*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_BASE 0xc0000000 148*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_SIZE 0x00100000 /* 1 MB */ 149*4882a593Smuzhiyun #define CONFIG_SYS_HMI_BASE 0xc0010000 150*4882a593Smuzhiyun #define CONFIG_SYS_BR3_PRELIM 0xc0001881 /* UPMA, 32-bit */ 151*4882a593Smuzhiyun #define CONFIG_SYS_OR3_PRELIM 0xfff00000 /* 1 MB */ 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_FPGA_BASE + 0x70) 154*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 1 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun /* LIME GDC */ 157*4882a593Smuzhiyun #define CONFIG_SYS_LIME_BASE 0xc8000000 158*4882a593Smuzhiyun #define CONFIG_SYS_LIME_SIZE 0x04000000 /* 64 MB */ 159*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM 0xc80018a1 /* UPMB, 32-bit */ 160*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM 0xfc000000 /* 64 MB */ 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun #define CONFIG_VIDEO_MB862xx 163*4882a593Smuzhiyun #define CONFIG_VIDEO_MB862xx_ACCEL 164*4882a593Smuzhiyun #define CONFIG_VIDEO_LOGO 165*4882a593Smuzhiyun #define CONFIG_VIDEO_BMP_LOGO 166*4882a593Smuzhiyun #define VIDEO_FB_16BPP_PIXEL_SWAP 167*4882a593Smuzhiyun #define VIDEO_FB_16BPP_WORD_SWAP 168*4882a593Smuzhiyun #define CONFIG_SPLASH_SCREEN 169*4882a593Smuzhiyun #define CONFIG_VIDEO_BMP_GZIP 170*4882a593Smuzhiyun #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */ 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun /* SDRAM Clock frequency, 100MHz (0x0000) or 133MHz (0x10000) */ 173*4882a593Smuzhiyun #define CONFIG_SYS_MB862xx_CCF 0x10000 174*4882a593Smuzhiyun /* SDRAM parameter */ 175*4882a593Smuzhiyun #define CONFIG_SYS_MB862xx_MMR 0x4157BA63 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun /* Serial Port */ 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 180*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 181*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 182*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 185*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 188*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 191*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */ 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun /* 194*4882a593Smuzhiyun * I2C 195*4882a593Smuzhiyun */ 196*4882a593Smuzhiyun #define CONFIG_SYS_I2C 197*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 198*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 102124 199*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 200*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 201*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED 102124 202*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 203*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun /* I2C RTC */ 206*4882a593Smuzhiyun #define CONFIG_RTC_RX8025 /* Use Epson rx8025 rtc via i2c */ 207*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR 0x32 /* at address 0x32 */ 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun /* I2C W83782G HW-Monitoring IC */ 210*4882a593Smuzhiyun #define CONFIG_SYS_I2C_W83782G_ADDR 0x28 /* W83782G address */ 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun /* 215*4882a593Smuzhiyun * General PCI 216*4882a593Smuzhiyun * Memory space is mapped 1-1. 217*4882a593Smuzhiyun */ 218*4882a593Smuzhiyun #define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */ 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun /* PCI is clocked by the external source at 33 MHz */ 221*4882a593Smuzhiyun #define CONFIG_PCI_CLK_FREQ 33000000 222*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 223*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 224*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ 225*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_BASE 0xE2000000 226*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE 227*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */ 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun #if defined(CONFIG_PCI) 230*4882a593Smuzhiyun #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 231*4882a593Smuzhiyun #endif /* CONFIG_PCI */ 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun #define CONFIG_MII 1 /* MII PHY management */ 234*4882a593Smuzhiyun #define CONFIG_TSEC1 1 235*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME "TSEC0" 236*4882a593Smuzhiyun #define CONFIG_TSEC3 1 237*4882a593Smuzhiyun #define CONFIG_TSEC3_NAME "TSEC1" 238*4882a593Smuzhiyun #undef CONFIG_MPC85XX_FEC 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun #define TSEC1_PHY_ADDR 0 241*4882a593Smuzhiyun #define TSEC3_PHY_ADDR 1 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun #define TSEC1_PHYIDX 0 244*4882a593Smuzhiyun #define TSEC3_PHYIDX 0 245*4882a593Smuzhiyun #define TSEC1_FLAGS TSEC_GIGABIT 246*4882a593Smuzhiyun #define TSEC3_FLAGS TSEC_GIGABIT 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun /* Options are: TSEC[0,1] */ 249*4882a593Smuzhiyun #define CONFIG_ETHPRIME "TSEC0" 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun #define CONFIG_HAS_ETH0 252*4882a593Smuzhiyun #define CONFIG_HAS_ETH1 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun /* 255*4882a593Smuzhiyun * Environment 256*4882a593Smuzhiyun */ 257*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 258*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 259*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x4000 260*4882a593Smuzhiyun #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE) 261*4882a593Smuzhiyun #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 264*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun #define CONFIG_TIMESTAMP /* Print image info with ts */ 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun /* 269*4882a593Smuzhiyun * BOOTP options 270*4882a593Smuzhiyun */ 271*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE 272*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH 273*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY 274*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun #undef CONFIG_WATCHDOG /* watchdog disabled */ 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun /* 279*4882a593Smuzhiyun * Miscellaneous configurable options 280*4882a593Smuzhiyun */ 281*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 282*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun /* 285*4882a593Smuzhiyun * For booting Linux, the board info and command line data 286*4882a593Smuzhiyun * have to be in the first 8 MB of memory, since this is 287*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 288*4882a593Smuzhiyun */ 289*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun #if defined(CONFIG_CMD_KGDB) 292*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/ 293*4882a593Smuzhiyun #endif 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun #define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/ 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun #define CONFIG_PREBOOT "echo;" \ 299*4882a593Smuzhiyun "echo Welcome on the ABB Socrates Board;" \ 300*4882a593Smuzhiyun "echo" 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 303*4882a593Smuzhiyun "netdev=eth0\0" \ 304*4882a593Smuzhiyun "consdev=ttyS0\0" \ 305*4882a593Smuzhiyun "uboot_file=/home/tftp/syscon3/u-boot.bin\0" \ 306*4882a593Smuzhiyun "bootfile=/home/tftp/syscon3/uImage\0" \ 307*4882a593Smuzhiyun "fdt_file=/home/tftp/syscon3/socrates.dtb\0" \ 308*4882a593Smuzhiyun "initrd_file=/home/tftp/syscon3/uinitrd.gz\0" \ 309*4882a593Smuzhiyun "uboot_addr=FFFA0000\0" \ 310*4882a593Smuzhiyun "kernel_addr=FE000000\0" \ 311*4882a593Smuzhiyun "fdt_addr=FE1E0000\0" \ 312*4882a593Smuzhiyun "ramdisk_addr=FE200000\0" \ 313*4882a593Smuzhiyun "fdt_addr_r=B00000\0" \ 314*4882a593Smuzhiyun "kernel_addr_r=200000\0" \ 315*4882a593Smuzhiyun "ramdisk_addr_r=400000\0" \ 316*4882a593Smuzhiyun "rootpath=/opt/eldk/ppc_85xxDP\0" \ 317*4882a593Smuzhiyun "ramargs=setenv bootargs root=/dev/ram rw\0" \ 318*4882a593Smuzhiyun "nfsargs=setenv bootargs root=/dev/nfs rw " \ 319*4882a593Smuzhiyun "nfsroot=$serverip:$rootpath\0" \ 320*4882a593Smuzhiyun "addcons=setenv bootargs $bootargs " \ 321*4882a593Smuzhiyun "console=$consdev,$baudrate\0" \ 322*4882a593Smuzhiyun "addip=setenv bootargs $bootargs " \ 323*4882a593Smuzhiyun "ip=$ipaddr:$serverip:$gatewayip:$netmask" \ 324*4882a593Smuzhiyun ":$hostname:$netdev:off panic=1\0" \ 325*4882a593Smuzhiyun "boot_nor=run ramargs addcons;" \ 326*4882a593Smuzhiyun "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ 327*4882a593Smuzhiyun "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \ 328*4882a593Smuzhiyun "tftp ${fdt_addr_r} ${fdt_file}; " \ 329*4882a593Smuzhiyun "run nfsargs addip addcons;" \ 330*4882a593Smuzhiyun "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \ 331*4882a593Smuzhiyun "update_uboot=tftp 100000 ${uboot_file};" \ 332*4882a593Smuzhiyun "protect off fffa0000 ffffffff;" \ 333*4882a593Smuzhiyun "era fffa0000 ffffffff;" \ 334*4882a593Smuzhiyun "cp.b 100000 fffa0000 ${filesize};" \ 335*4882a593Smuzhiyun "setenv filesize;saveenv\0" \ 336*4882a593Smuzhiyun "update_kernel=tftp 100000 ${bootfile};" \ 337*4882a593Smuzhiyun "era fe000000 fe1dffff;" \ 338*4882a593Smuzhiyun "cp.b 100000 fe000000 ${filesize};" \ 339*4882a593Smuzhiyun "setenv filesize;saveenv\0" \ 340*4882a593Smuzhiyun "update_fdt=tftp 100000 ${fdt_file};" \ 341*4882a593Smuzhiyun "era fe1e0000 fe1fffff;" \ 342*4882a593Smuzhiyun "cp.b 100000 fe1e0000 ${filesize};" \ 343*4882a593Smuzhiyun "setenv filesize;saveenv\0" \ 344*4882a593Smuzhiyun "update_initrd=tftp 100000 ${initrd_file};" \ 345*4882a593Smuzhiyun "era fe200000 fe9fffff;" \ 346*4882a593Smuzhiyun "cp.b 100000 fe200000 ${filesize};" \ 347*4882a593Smuzhiyun "setenv filesize;saveenv\0" \ 348*4882a593Smuzhiyun "clean_data=era fea00000 fff5ffff\0" \ 349*4882a593Smuzhiyun "usbargs=setenv bootargs root=/dev/sda1 rw\0" \ 350*4882a593Smuzhiyun "load_usb=usb start;" \ 351*4882a593Smuzhiyun "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0" \ 352*4882a593Smuzhiyun "boot_usb=run load_usb usbargs addcons;" \ 353*4882a593Smuzhiyun "bootm ${kernel_addr_r} - ${fdt_addr};" \ 354*4882a593Smuzhiyun "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ 355*4882a593Smuzhiyun "" 356*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND "run boot_nor" 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun /* pass open firmware flat tree */ 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun /* USB support */ 361*4882a593Smuzhiyun #define CONFIG_USB_OHCI_NEW 1 362*4882a593Smuzhiyun #define CONFIG_PCI_OHCI 1 363*4882a593Smuzhiyun #define CONFIG_PCI_OHCI_DEVNO 3 /* Number in PCI list */ 364*4882a593Smuzhiyun #define CONFIG_PCI_EHCI_DEVNO (CONFIG_PCI_OHCI_DEVNO / 2) 365*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 366*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" 367*4882a593Smuzhiyun #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun #endif /* __CONFIG_H */ 370