1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2012 Altera Corporation <www.altera.com> 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun #ifndef __CONFIG_SOCFPGA_COMMON_H__ 7*4882a593Smuzhiyun #define __CONFIG_SOCFPGA_COMMON_H__ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun /* Virtual target or real hardware */ 10*4882a593Smuzhiyun #undef CONFIG_SOCFPGA_VIRTUAL_TARGET 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun /* 13*4882a593Smuzhiyun * High level configuration 14*4882a593Smuzhiyun */ 15*4882a593Smuzhiyun #define CONFIG_DISPLAY_BOARDINFO_LATE 16*4882a593Smuzhiyun #define CONFIG_CLOCKS 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024) 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #define CONFIG_TIMESTAMP /* Print image info with timestamp */ 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun /* add target to build it automatically upon "make" */ 23*4882a593Smuzhiyun #define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp" 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun /* 26*4882a593Smuzhiyun * Memory configurations 27*4882a593Smuzhiyun */ 28*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS 1 29*4882a593Smuzhiyun #define PHYS_SDRAM_1 0x0 30*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024) 31*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1 32*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE 33*4882a593Smuzhiyun #if defined(CONFIG_TARGET_SOCFPGA_GEN5) 34*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000 35*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 36*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10) 37*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000 38*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x40000 /* 256KB */ 39*4882a593Smuzhiyun #endif 40*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET \ 41*4882a593Smuzhiyun (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 42*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR \ 43*4882a593Smuzhiyun (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 46*4882a593Smuzhiyun #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET 47*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x08000040 48*4882a593Smuzhiyun #else 49*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x01000040 50*4882a593Smuzhiyun #endif 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun /* 53*4882a593Smuzhiyun * U-Boot general configurations 54*4882a593Smuzhiyun */ 55*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP 56*4882a593Smuzhiyun #define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */ 57*4882a593Smuzhiyun /* Print buffer size */ 58*4882a593Smuzhiyun #define CONFIG_SYS_MAXARGS 32 /* Max number of command args */ 59*4882a593Smuzhiyun #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 60*4882a593Smuzhiyun /* Boot argument buffer size */ 61*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE /* Command auto complete */ 62*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING /* Command history etc */ 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #ifndef CONFIG_SYS_HOSTNAME 65*4882a593Smuzhiyun #define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD 66*4882a593Smuzhiyun #endif 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun #define CONFIG_CMD_PXE 69*4882a593Smuzhiyun #define CONFIG_MENU 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun /* 72*4882a593Smuzhiyun * Cache 73*4882a593Smuzhiyun */ 74*4882a593Smuzhiyun #define CONFIG_SYS_L2_PL310 75*4882a593Smuzhiyun #define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun /* 78*4882a593Smuzhiyun * EPCS/EPCQx1 Serial Flash Controller 79*4882a593Smuzhiyun */ 80*4882a593Smuzhiyun #ifdef CONFIG_ALTERA_SPI 81*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_SPEED 30000000 82*4882a593Smuzhiyun /* 83*4882a593Smuzhiyun * The base address is configurable in QSys, each board must specify the 84*4882a593Smuzhiyun * base address based on it's particular FPGA configuration. Please note 85*4882a593Smuzhiyun * that the address here is incremented by 0x400 from the Base address 86*4882a593Smuzhiyun * selected in QSys, since the SPI registers are at offset +0x400. 87*4882a593Smuzhiyun * #define CONFIG_SYS_SPI_BASE 0xff240400 88*4882a593Smuzhiyun */ 89*4882a593Smuzhiyun #endif 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /* 92*4882a593Smuzhiyun * Ethernet on SoC (EMAC) 93*4882a593Smuzhiyun */ 94*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET) 95*4882a593Smuzhiyun #define CONFIG_DW_ALTDESCRIPTOR 96*4882a593Smuzhiyun #define CONFIG_MII 97*4882a593Smuzhiyun #define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ) 98*4882a593Smuzhiyun #endif 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* 101*4882a593Smuzhiyun * FPGA Driver 102*4882a593Smuzhiyun */ 103*4882a593Smuzhiyun #ifdef CONFIG_CMD_FPGA 104*4882a593Smuzhiyun #define CONFIG_FPGA_COUNT 1 105*4882a593Smuzhiyun #endif 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun /* 108*4882a593Smuzhiyun * L4 OSC1 Timer 0 109*4882a593Smuzhiyun */ 110*4882a593Smuzhiyun /* This timer uses eosc1, whose clock frequency is fixed at any condition. */ 111*4882a593Smuzhiyun #define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS 112*4882a593Smuzhiyun #define CONFIG_SYS_TIMER_COUNTS_DOWN 113*4882a593Smuzhiyun #define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4) 114*4882a593Smuzhiyun #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET 115*4882a593Smuzhiyun #define CONFIG_SYS_TIMER_RATE 2400000 116*4882a593Smuzhiyun #else 117*4882a593Smuzhiyun #define CONFIG_SYS_TIMER_RATE 25000000 118*4882a593Smuzhiyun #endif 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun /* 121*4882a593Smuzhiyun * L4 Watchdog 122*4882a593Smuzhiyun */ 123*4882a593Smuzhiyun #ifdef CONFIG_HW_WATCHDOG 124*4882a593Smuzhiyun #define CONFIG_DESIGNWARE_WATCHDOG 125*4882a593Smuzhiyun #define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS 126*4882a593Smuzhiyun #define CONFIG_DW_WDT_CLOCK_KHZ 25000 127*4882a593Smuzhiyun #define CONFIG_WATCHDOG_TIMEOUT_MSECS 30000 128*4882a593Smuzhiyun #endif 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun /* 131*4882a593Smuzhiyun * MMC Driver 132*4882a593Smuzhiyun */ 133*4882a593Smuzhiyun #ifdef CONFIG_CMD_MMC 134*4882a593Smuzhiyun #define CONFIG_BOUNCE_BUFFER 135*4882a593Smuzhiyun /* FIXME */ 136*4882a593Smuzhiyun /* using smaller max blk cnt to avoid flooding the limited stack we have */ 137*4882a593Smuzhiyun #define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */ 138*4882a593Smuzhiyun #endif 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun /* 141*4882a593Smuzhiyun * NAND Support 142*4882a593Smuzhiyun */ 143*4882a593Smuzhiyun #ifdef CONFIG_NAND_DENALI 144*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 1 145*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MAX_CHIPS 1 146*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ONFI_DETECTION 147*4882a593Smuzhiyun #define CONFIG_NAND_DENALI_ECC_SIZE 512 148*4882a593Smuzhiyun #define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS 149*4882a593Smuzhiyun #define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS 150*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_DATA_BASE + 0x10) 151*4882a593Smuzhiyun #endif 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun /* 154*4882a593Smuzhiyun * I2C support 155*4882a593Smuzhiyun */ 156*4882a593Smuzhiyun #define CONFIG_SYS_I2C 157*4882a593Smuzhiyun #define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS 158*4882a593Smuzhiyun #define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS 159*4882a593Smuzhiyun #define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS 160*4882a593Smuzhiyun #define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS 161*4882a593Smuzhiyun /* Using standard mode which the speed up to 100Kb/s */ 162*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SPEED 100000 163*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SPEED1 100000 164*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SPEED2 100000 165*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SPEED3 100000 166*4882a593Smuzhiyun /* Address of device when used as slave */ 167*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SLAVE 0x02 168*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SLAVE1 0x02 169*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SLAVE2 0x02 170*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SLAVE3 0x02 171*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 172*4882a593Smuzhiyun /* Clock supplied to I2C controller in unit of MHz */ 173*4882a593Smuzhiyun unsigned int cm_get_l4_sp_clk_hz(void); 174*4882a593Smuzhiyun #define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000) 175*4882a593Smuzhiyun #endif 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun /* 178*4882a593Smuzhiyun * QSPI support 179*4882a593Smuzhiyun */ 180*4882a593Smuzhiyun /* Enable multiple SPI NOR flash manufacturers */ 181*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD 182*4882a593Smuzhiyun #define CONFIG_SPI_FLASH_MTD 183*4882a593Smuzhiyun #endif 184*4882a593Smuzhiyun /* QSPI reference clock */ 185*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 186*4882a593Smuzhiyun unsigned int cm_get_qspi_controller_clk_hz(void); 187*4882a593Smuzhiyun #define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz() 188*4882a593Smuzhiyun #endif 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun /* 191*4882a593Smuzhiyun * Designware SPI support 192*4882a593Smuzhiyun */ 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /* 195*4882a593Smuzhiyun * Serial Driver 196*4882a593Smuzhiyun */ 197*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 198*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE -4 199*4882a593Smuzhiyun #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET 200*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK 1000000 201*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_SOCFPGA_GEN5) 202*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS 203*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK 100000000 204*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10) 205*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART1_ADDRESS 206*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK 50000000 207*4882a593Smuzhiyun #endif 208*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun /* 211*4882a593Smuzhiyun * USB 212*4882a593Smuzhiyun */ 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun /* 215*4882a593Smuzhiyun * USB Gadget (DFU, UMS) 216*4882a593Smuzhiyun */ 217*4882a593Smuzhiyun #if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE) 218*4882a593Smuzhiyun #define CONFIG_USB_FUNCTION_MASS_STORAGE 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun #define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024) 221*4882a593Smuzhiyun #define DFU_DEFAULT_POLL_TIMEOUT 300 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun /* USB IDs */ 224*4882a593Smuzhiyun #define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525 225*4882a593Smuzhiyun #define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5 226*4882a593Smuzhiyun #endif 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun /* 229*4882a593Smuzhiyun * U-Boot environment 230*4882a593Smuzhiyun */ 231*4882a593Smuzhiyun #if !defined(CONFIG_ENV_SIZE) 232*4882a593Smuzhiyun #define CONFIG_ENV_SIZE (8 * 1024) 233*4882a593Smuzhiyun #endif 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun /* Environment for SDMMC boot */ 236*4882a593Smuzhiyun #if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET) 237*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */ 238*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET (34 * 512) /* just after the GPT */ 239*4882a593Smuzhiyun #endif 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun /* Environment for QSPI boot */ 242*4882a593Smuzhiyun #if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET) 243*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET 0x00100000 244*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE (64 * 1024) 245*4882a593Smuzhiyun #endif 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun /* 248*4882a593Smuzhiyun * mtd partitioning for serial NOR flash 249*4882a593Smuzhiyun * 250*4882a593Smuzhiyun * device nor0 <ff705000.spi.0>, # parts = 6 251*4882a593Smuzhiyun * #: name size offset mask_flags 252*4882a593Smuzhiyun * 0: u-boot 0x00100000 0x00000000 0 253*4882a593Smuzhiyun * 1: env1 0x00040000 0x00100000 0 254*4882a593Smuzhiyun * 2: env2 0x00040000 0x00140000 0 255*4882a593Smuzhiyun * 3: UBI 0x03e80000 0x00180000 0 256*4882a593Smuzhiyun * 4: boot 0x00e80000 0x00180000 0 257*4882a593Smuzhiyun * 5: rootfs 0x01000000 0x01000000 0 258*4882a593Smuzhiyun * 259*4882a593Smuzhiyun */ 260*4882a593Smuzhiyun #if defined(CONFIG_CMD_SF) && !defined(MTDPARTS_DEFAULT) 261*4882a593Smuzhiyun #define MTDPARTS_DEFAULT "mtdparts=ff705000.spi.0:"\ 262*4882a593Smuzhiyun "1m(u-boot)," \ 263*4882a593Smuzhiyun "256k(env1)," \ 264*4882a593Smuzhiyun "256k(env2)," \ 265*4882a593Smuzhiyun "14848k(boot)," \ 266*4882a593Smuzhiyun "16m(rootfs)," \ 267*4882a593Smuzhiyun "-@1536k(UBI)\0" 268*4882a593Smuzhiyun #endif 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun /* 271*4882a593Smuzhiyun * SPL 272*4882a593Smuzhiyun * 273*4882a593Smuzhiyun * SRAM Memory layout: 274*4882a593Smuzhiyun * 275*4882a593Smuzhiyun * 0xFFFF_0000 ...... Start of SRAM 276*4882a593Smuzhiyun * 0xFFFF_xxxx ...... Top of stack (grows down) 277*4882a593Smuzhiyun * 0xFFFF_yyyy ...... Malloc area 278*4882a593Smuzhiyun * 0xFFFF_zzzz ...... Global Data 279*4882a593Smuzhiyun * 0xFFFF_FF00 ...... End of SRAM 280*4882a593Smuzhiyun */ 281*4882a593Smuzhiyun #define CONFIG_SPL_FRAMEWORK 282*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR 283*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun /* SPL SDMMC boot support */ 286*4882a593Smuzhiyun #ifdef CONFIG_SPL_MMC_SUPPORT 287*4882a593Smuzhiyun #if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT) 288*4882a593Smuzhiyun #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img" 289*4882a593Smuzhiyun #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 290*4882a593Smuzhiyun #endif 291*4882a593Smuzhiyun #else 292*4882a593Smuzhiyun #ifndef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 293*4882a593Smuzhiyun #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1 294*4882a593Smuzhiyun #endif 295*4882a593Smuzhiyun #endif 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun /* SPL QSPI boot support */ 298*4882a593Smuzhiyun #ifdef CONFIG_SPL_SPI_SUPPORT 299*4882a593Smuzhiyun #define CONFIG_SPL_SPI_LOAD 300*4882a593Smuzhiyun #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000 301*4882a593Smuzhiyun #endif 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun /* SPL NAND boot support */ 304*4882a593Smuzhiyun #ifdef CONFIG_SPL_NAND_SUPPORT 305*4882a593Smuzhiyun #define CONFIG_SYS_NAND_USE_FLASH_BBT 306*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 307*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000 308*4882a593Smuzhiyun #endif 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun /* 311*4882a593Smuzhiyun * Stack setup 312*4882a593Smuzhiyun */ 313*4882a593Smuzhiyun #define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun /* Extra Environment */ 316*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD 317*4882a593Smuzhiyun #include <config_distro_defaults.h> 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun #ifdef CONFIG_CMD_PXE 320*4882a593Smuzhiyun #define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na) 321*4882a593Smuzhiyun #else 322*4882a593Smuzhiyun #define BOOT_TARGET_DEVICES_PXE(func) 323*4882a593Smuzhiyun #endif 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun #ifdef CONFIG_CMD_MMC 326*4882a593Smuzhiyun #define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0) 327*4882a593Smuzhiyun #else 328*4882a593Smuzhiyun #define BOOT_TARGET_DEVICES_MMC(func) 329*4882a593Smuzhiyun #endif 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun #define BOOT_TARGET_DEVICES(func) \ 332*4882a593Smuzhiyun BOOT_TARGET_DEVICES_MMC(func) \ 333*4882a593Smuzhiyun BOOT_TARGET_DEVICES_PXE(func) \ 334*4882a593Smuzhiyun func(DHCP, dhcp, na) 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun #include <config_distro_bootcmd.h> 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun #ifndef CONFIG_EXTRA_ENV_SETTINGS 339*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 340*4882a593Smuzhiyun "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \ 341*4882a593Smuzhiyun "bootm_size=0xa000000\0" \ 342*4882a593Smuzhiyun "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \ 343*4882a593Smuzhiyun "fdt_addr_r=0x02000000\0" \ 344*4882a593Smuzhiyun "scriptaddr=0x02100000\0" \ 345*4882a593Smuzhiyun "pxefile_addr_r=0x02200000\0" \ 346*4882a593Smuzhiyun "ramdisk_addr_r=0x02300000\0" \ 347*4882a593Smuzhiyun BOOTENV 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun #endif 350*4882a593Smuzhiyun #endif 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun #endif /* __CONFIG_SOCFPGA_COMMON_H__ */ 353