xref: /OK3568_Linux_fs/u-boot/include/configs/smartweb.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2007-2008
3*4882a593Smuzhiyun  * Stelian Pop <stelian@popies.net>
4*4882a593Smuzhiyun  * Lead Tech Design <www.leadtechdesign.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * (C) Copyright 2010
7*4882a593Smuzhiyun  * Achim Ehrlich <aehrlich@taskit.de>
8*4882a593Smuzhiyun  * taskit GmbH <www.taskit.de>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * (C) Copyright 2012
11*4882a593Smuzhiyun  * Markus Hubig <mhubig@imko.de>
12*4882a593Smuzhiyun  * IMKO GmbH <www.imko.de>
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * (C) Copyright 2014
15*4882a593Smuzhiyun  * Heiko Schocher <hs@denx.de>
16*4882a593Smuzhiyun  * DENX Software Engineering GmbH
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  * Configuation settings for the smartweb.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #ifndef __CONFIG_H
24*4882a593Smuzhiyun #define __CONFIG_H
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun  * SoC must be defined first, before hardware.h is included.
28*4882a593Smuzhiyun  * In this case SoC is defined in boards.cfg.
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun #include <asm/hardware.h>
31*4882a593Smuzhiyun #include <linux/sizes.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun  * Warning: changing CONFIG_SYS_TEXT_BASE requires adapting the initial boot
35*4882a593Smuzhiyun  * program. Since the linker has to swallow that define, we must use a pure
36*4882a593Smuzhiyun  * hex number here!
37*4882a593Smuzhiyun  */
38*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE		0x23000000
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* ARM asynchronous clock */
41*4882a593Smuzhiyun #define CONFIG_SYS_AT91_SLOW_CLOCK	32768		/* slow clock xtal */
42*4882a593Smuzhiyun #define CONFIG_SYS_AT91_MAIN_CLOCK	18432000	/* 18.432MHz crystal */
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* misc settings */
45*4882a593Smuzhiyun #define CONFIG_CMDLINE_TAG		/* pass commandline to Kernel */
46*4882a593Smuzhiyun #define CONFIG_SETUP_MEMORY_TAGS	/* pass memory defs to kernel */
47*4882a593Smuzhiyun #define CONFIG_INITRD_TAG		/* pass initrd param to kernel */
48*4882a593Smuzhiyun #define CONFIG_SKIP_LOWLEVEL_INIT_ONLY	/* U-Boot is loaded by a bootloader */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* We set the max number of command args high to avoid HUSH bugs. */
51*4882a593Smuzhiyun #define CONFIG_SYS_MAXARGS    32
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* setting board specific options */
54*4882a593Smuzhiyun #define CONFIG_MACH_TYPE		MACH_TYPE_SMARTWEB
55*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE
56*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE    1 /* Overwrite ethaddr / serial# */
57*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE
58*4882a593Smuzhiyun #define CONFIG_SYS_AUTOLOAD "yes"
59*4882a593Smuzhiyun #define CONFIG_RESET_TO_RETRY
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* The LED PINs */
62*4882a593Smuzhiyun #define CONFIG_RED_LED			AT91_PIN_PA9
63*4882a593Smuzhiyun #define CONFIG_GREEN_LED		AT91_PIN_PA6
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun  * SDRAM: 1 bank, 64 MB, base address 0x20000000
67*4882a593Smuzhiyun  * Already initialized before u-boot gets started.
68*4882a593Smuzhiyun  */
69*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS		1
70*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		ATMEL_BASE_CS1
71*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE		(64 * SZ_1M)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /*
74*4882a593Smuzhiyun  * Perform a SDRAM Memtest from the start of SDRAM
75*4882a593Smuzhiyun  * till the beginning of the U-Boot position in RAM.
76*4882a593Smuzhiyun  */
77*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE
78*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_TEXT_BASE - 0x100000)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* Size of malloc() pool */
81*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN \
82*4882a593Smuzhiyun 	ROUND(3 * CONFIG_ENV_SIZE + (4 * SZ_1M), 0x1000)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* NAND flash settings */
85*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE	1
86*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE		ATMEL_BASE_CS3
87*4882a593Smuzhiyun #define CONFIG_SYS_NAND_DBW_8
88*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MASK_ALE	(1 << 21)
89*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MASK_CLE	(1 << 22)
90*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ENABLE_PIN	AT91_PIN_PC14
91*4882a593Smuzhiyun #define CONFIG_SYS_NAND_READY_PIN	AT91_PIN_PC13
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* general purpose I/O */
94*4882a593Smuzhiyun #define CONFIG_ATMEL_LEGACY		/* required until (g)pio is fixed */
95*4882a593Smuzhiyun #define CONFIG_AT91_GPIO		/* enable the GPIO features */
96*4882a593Smuzhiyun #define CONFIG_AT91_GPIO_PULLUP	1	/* keep pullups on peripheral pins */
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /* serial console */
99*4882a593Smuzhiyun #define CONFIG_ATMEL_USART
100*4882a593Smuzhiyun #define CONFIG_USART_BASE		ATMEL_BASE_DBGU
101*4882a593Smuzhiyun #define CONFIG_USART_ID			ATMEL_ID_SYS
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun  * Ethernet configuration
105*4882a593Smuzhiyun  *
106*4882a593Smuzhiyun  */
107*4882a593Smuzhiyun #define CONFIG_MACB
108*4882a593Smuzhiyun #define CONFIG_RMII			/* use reduced MII inteface */
109*4882a593Smuzhiyun #define CONFIG_NET_RETRY_COUNT	20      /* # of DHCP/BOOTP retries */
110*4882a593Smuzhiyun #define CONFIG_AT91_WANTS_COMMON_PHY
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /* BOOTP and DHCP options */
113*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE
114*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH
115*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY
116*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME
117*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND						\
118*4882a593Smuzhiyun 	"setenv autoload yes; setenv autoboot yes; "			\
119*4882a593Smuzhiyun 	"setenv bootargs ${basicargs} ${mtdparts} "			\
120*4882a593Smuzhiyun 	"root=/dev/nfs ip=dhcp nfsroot=${serverip}:/srv/nfs/rootfs; "	\
121*4882a593Smuzhiyun 	"dhcp"
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /* Enable the watchdog */
124*4882a593Smuzhiyun #define CONFIG_AT91SAM9_WATCHDOG
125*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD)
126*4882a593Smuzhiyun #define CONFIG_HW_WATCHDOG
127*4882a593Smuzhiyun #endif
128*4882a593Smuzhiyun #define CONFIG_AT91_HW_WDT_TIMEOUT	15
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD)
131*4882a593Smuzhiyun /* USB configuration */
132*4882a593Smuzhiyun #define CONFIG_USB_ATMEL
133*4882a593Smuzhiyun #define CONFIG_USB_ATMEL_CLK_SEL_PLLB
134*4882a593Smuzhiyun #define CONFIG_USB_OHCI_NEW
135*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_CPU_INIT
136*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_REGS_BASE	ATMEL_UHP_BASE
137*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_SLOT_NAME	"at91sam9260"
138*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	2
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /* USB DFU support */
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define CONFIG_USB_GADGET_AT91
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* DFU class support */
145*4882a593Smuzhiyun #define CONFIG_SYS_DFU_DATA_BUF_SIZE	SZ_1M
146*4882a593Smuzhiyun #define DFU_MANIFEST_POLL_TIMEOUT	25000
147*4882a593Smuzhiyun #endif
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* General Boot Parameter */
150*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND		"run flashboot"
151*4882a593Smuzhiyun #define CONFIG_SYS_CBSIZE		512
152*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP
153*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /*
156*4882a593Smuzhiyun  * RAM Memory address where to put the
157*4882a593Smuzhiyun  * Linux Kernel befor starting.
158*4882a593Smuzhiyun  */
159*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR		0x22000000
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /*
162*4882a593Smuzhiyun  * The NAND Flash partitions:
163*4882a593Smuzhiyun  */
164*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		(0x100000)
165*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET_REDUND	(0x180000)
166*4882a593Smuzhiyun #define CONFIG_ENV_RANGE		(SZ_512K)
167*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			(SZ_128K)
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun  * Predefined environment variables.
171*4882a593Smuzhiyun  * Usefull to define some easy to use boot commands.
172*4882a593Smuzhiyun  */
173*4882a593Smuzhiyun #define	CONFIG_EXTRA_ENV_SETTINGS					\
174*4882a593Smuzhiyun 									\
175*4882a593Smuzhiyun 	"basicargs=console=ttyS0,115200\0"				\
176*4882a593Smuzhiyun 									\
177*4882a593Smuzhiyun 	"mtdparts="MTDPARTS_DEFAULT"\0"
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
180*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR		0x301000
181*4882a593Smuzhiyun #define CONFIG_SPL_STACK_R
182*4882a593Smuzhiyun #define CONFIG_SPL_STACK_R_ADDR		CONFIG_SYS_TEXT_BASE
183*4882a593Smuzhiyun #else
184*4882a593Smuzhiyun /*
185*4882a593Smuzhiyun  * Initial stack pointer: 4k - GENERATED_GBL_DATA_SIZE in internal SRAM,
186*4882a593Smuzhiyun  * leaving the correct space for initial global data structure above that
187*4882a593Smuzhiyun  * address while providing maximum stack area below.
188*4882a593Smuzhiyun  */
189*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR \
190*4882a593Smuzhiyun 	(ATMEL_BASE_SRAM1 + 0x1000 - GENERATED_GBL_DATA_SIZE)
191*4882a593Smuzhiyun #endif
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /* Defines for SPL */
194*4882a593Smuzhiyun #define CONFIG_SPL_FRAMEWORK
195*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE		0x0
196*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE		(SZ_4K)
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define CONFIG_SPL_BSS_START_ADDR	CONFIG_SYS_SDRAM_BASE
199*4882a593Smuzhiyun #define CONFIG_SPL_BSS_MAX_SIZE		(SZ_16K)
200*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SPL_BSS_START_ADDR + \
201*4882a593Smuzhiyun 					CONFIG_SPL_BSS_MAX_SIZE)
202*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_SIZE      CONFIG_SYS_MALLOC_LEN
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ENABLE_PIN_SPL	(2*32 + 14)
205*4882a593Smuzhiyun #define CONFIG_SYS_USE_NANDFLASH	1
206*4882a593Smuzhiyun #define CONFIG_SPL_NAND_DRIVERS
207*4882a593Smuzhiyun #define CONFIG_SPL_NAND_BASE
208*4882a593Smuzhiyun #define CONFIG_SPL_NAND_ECC
209*4882a593Smuzhiyun #define CONFIG_SPL_NAND_RAW_ONLY
210*4882a593Smuzhiyun #define CONFIG_SPL_NAND_SOFTECC
211*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x20000
212*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE	SZ_512K
213*4882a593Smuzhiyun #define	CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
214*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_DST	CONFIG_SYS_TEXT_BASE
215*4882a593Smuzhiyun #define CONFIG_SYS_NAND_5_ADDR_CYCLE
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define CONFIG_SYS_NAND_SIZE		(SZ_256M)
218*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_SIZE	SZ_2K
219*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE	(SZ_128K)
220*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_COUNT	(CONFIG_SYS_NAND_BLOCK_SIZE / \
221*4882a593Smuzhiyun 					 CONFIG_SYS_NAND_PAGE_SIZE)
222*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BAD_BLOCK_POS	NAND_LARGE_BADBLOCK_POS
223*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCSIZE		256
224*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCBYTES	3
225*4882a593Smuzhiyun #define CONFIG_SYS_NAND_OOBSIZE		64
226*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCPOS		{ 40, 41, 42, 43, 44, 45, 46, 47, \
227*4882a593Smuzhiyun 					  48, 49, 50, 51, 52, 53, 54, 55, \
228*4882a593Smuzhiyun 					  56, 57, 58, 59, 60, 61, 62, 63, }
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #define CONFIG_SPL_ATMEL_SIZE
231*4882a593Smuzhiyun #define CONFIG_SYS_MASTER_CLOCK		(198656000/2)
232*4882a593Smuzhiyun #define AT91_PLL_LOCK_TIMEOUT		1000000
233*4882a593Smuzhiyun #define CONFIG_SYS_AT91_PLLA		0x2060bf09
234*4882a593Smuzhiyun #define CONFIG_SYS_MCKR			0x100
235*4882a593Smuzhiyun #define CONFIG_SYS_MCKR_CSS		(0x02 | CONFIG_SYS_MCKR)
236*4882a593Smuzhiyun #define CONFIG_SYS_AT91_PLLB		0x10483f0e
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD)
239*4882a593Smuzhiyun #define CONFIG_SYS_ICACHE_OFF
240*4882a593Smuzhiyun #define CONFIG_SYS_DCACHE_OFF
241*4882a593Smuzhiyun #endif
242*4882a593Smuzhiyun #endif /* __CONFIG_H */
243