1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2007 Wind River Systems <www.windriver.com> 3*4882a593Smuzhiyun * Copyright 2007 Embedded Specialties, Inc. 4*4882a593Smuzhiyun * Joe Hamman <joe.hamman@embeddedspecialties.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Copyright 2006 Freescale Semiconductor. 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Srikanth Srinivasan (srikanth.srinivasan@freescale.com) 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun /* 14*4882a593Smuzhiyun * SBC8641D board configuration file 15*4882a593Smuzhiyun * 16*4882a593Smuzhiyun * Make sure you change the MAC address and other network params first, 17*4882a593Smuzhiyun * search for CONFIG_SERVERIP, etc in this file. 18*4882a593Smuzhiyun */ 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #ifndef __CONFIG_H 21*4882a593Smuzhiyun #define __CONFIG_H 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun /* High Level Configuration Options */ 24*4882a593Smuzhiyun #define CONFIG_SBC8641D 1 /* SBC8641D board specific */ 25*4882a593Smuzhiyun #define CONFIG_MP 1 /* support multiple processors */ 26*4882a593Smuzhiyun #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xfff00000 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #ifdef RUN_DIAG 31*4882a593Smuzhiyun #define CONFIG_SYS_DIAG_ADDR 0xff800000 32*4882a593Smuzhiyun #endif 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun #define CONFIG_SYS_RESET_ADDRESS 0xfff00100 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* 37*4882a593Smuzhiyun * virtual address to be used for temporary mappings. There 38*4882a593Smuzhiyun * should be 128k free at this VA. 39*4882a593Smuzhiyun */ 40*4882a593Smuzhiyun #define CONFIG_SYS_SCRATCH_VA 0xe8000000 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun #define CONFIG_SYS_SRIO 43*4882a593Smuzhiyun #define CONFIG_SRIO1 /* SRIO port 1 */ 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun #define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */ 46*4882a593Smuzhiyun #define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */ 47*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ 48*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #define CONFIG_TSEC_ENET /* tsec ethernet support */ 51*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #define CONFIG_BAT_RW 1 /* Use common BAT rw code */ 54*4882a593Smuzhiyun #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */ 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #undef CONFIG_SPD_EEPROM /* Do not use SPD EEPROM for DDR setup*/ 57*4882a593Smuzhiyun #undef CONFIG_DDR_ECC /* only for ECC DDR module */ 58*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ 59*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 60*4882a593Smuzhiyun #define CACHE_LINE_INTERLEAVING 0x20000000 61*4882a593Smuzhiyun #define PAGE_INTERLEAVING 0x21000000 62*4882a593Smuzhiyun #define BANK_INTERLEAVING 0x22000000 63*4882a593Smuzhiyun #define SUPER_BANK_INTERLEAVING 0x23000000 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun #define CONFIG_ALTIVEC 1 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* 68*4882a593Smuzhiyun * L2CR setup -- make sure this is right for your board! 69*4882a593Smuzhiyun */ 70*4882a593Smuzhiyun #define CONFIG_SYS_L2 71*4882a593Smuzhiyun #define L2_INIT 0 72*4882a593Smuzhiyun #define L2_ENABLE (L2CR_L2E) 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #ifndef CONFIG_SYS_CLK_FREQ 75*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) 76*4882a593Smuzhiyun #endif 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 79*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ 80*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x00400000 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* 83*4882a593Smuzhiyun * Base addresses -- Note these are effective addresses where the 84*4882a593Smuzhiyun * actual resources get mapped (not physical addresses) 85*4882a593Smuzhiyun */ 86*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR 0xf8000000 /* relocated CCSRBAR */ 87*4882a593Smuzhiyun #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 90*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0 91*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun /* 94*4882a593Smuzhiyun * DDR Setup 95*4882a593Smuzhiyun */ 96*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */ 97*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE2 0x10000000 /* DDR bank 2 */ 98*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 99*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE2 CONFIG_SYS_DDR_SDRAM_BASE2 100*4882a593Smuzhiyun #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */ 101*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR 2 104*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #if defined(CONFIG_SPD_EEPROM) 107*4882a593Smuzhiyun /* 108*4882a593Smuzhiyun * Determine DDR configuration from I2C interface. 109*4882a593Smuzhiyun */ 110*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS1 0x51 /* DDR DIMM */ 111*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS2 0x52 /* DDR DIMM */ 112*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS3 0x53 /* DDR DIMM */ 113*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS4 0x54 /* DDR DIMM */ 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun #else 116*4882a593Smuzhiyun /* 117*4882a593Smuzhiyun * Manually set up DDR1 & DDR2 parameters 118*4882a593Smuzhiyun */ 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */ 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F 123*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS1_BNDS 0x00000000 124*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS2_BNDS 0x00000000 125*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS3_BNDS 0x00000000 126*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 127*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000 128*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS2_CONFIG 0x00000000 129*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS3_CONFIG 0x00000000 130*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_3 0x00000000 131*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_0 0x00220802 132*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_1 0x38377322 133*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_2 0x002040c7 134*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CFG_1A 0x43008008 135*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CFG_2 0x24401000 136*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE_1 0x23c00542 137*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE_2 0x00000000 138*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE_CTL 0x00000000 139*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INTERVAL 0x05080100 140*4882a593Smuzhiyun #define CONFIG_SYS_DDR_DATA_INIT 0x00000000 141*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 142*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CFG_1B 0xC3008008 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_CS0_BNDS 0x0010001F 145*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_CS1_BNDS 0x00000000 146*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_CS2_BNDS 0x00000000 147*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_CS3_BNDS 0x00000000 148*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_CS0_CONFIG 0x80010102 149*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_CS1_CONFIG 0x00000000 150*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_CS2_CONFIG 0x00000000 151*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_CS3_CONFIG 0x00000000 152*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_EXT_REFRESH 0x00000000 153*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_TIMING_0 0x00220802 154*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_TIMING_1 0x38377322 155*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_TIMING_2 0x002040c7 156*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_CFG_1A 0x43008008 157*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_CFG_2 0x24401000 158*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_MODE_1 0x23c00542 159*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_MODE_2 0x00000000 160*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_MODE_CTL 0x00000000 161*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_INTERVAL 0x05080100 162*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_DATA_INIT 0x00000000 163*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_CLK_CTRL 0x03800000 164*4882a593Smuzhiyun #define CONFIG_SYS_DDR2_CFG_1B 0xC3008008 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun #endif 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun /* #define CONFIG_ID_EEPROM 1 169*4882a593Smuzhiyun #define ID_EEPROM_ADDR 0x57 */ 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun /* 172*4882a593Smuzhiyun * The SBC8641D contains 16MB flash space at ff000000. 173*4882a593Smuzhiyun */ 174*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun /* Flash */ 177*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM 0xff001001 /* port size 16bit */ 178*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM 0xff006e65 /* 16MB Boot Flash area */ 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun /* 64KB EEPROM */ 181*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM 0xf0000801 /* port size 16bit */ 182*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM 0xffff6e65 /* 64K EEPROM area */ 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun /* EPLD - User switches, board id, LEDs */ 185*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM 0xf1000801 /* port size 16bit */ 186*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM 0xfff06e65 /* EPLD (switches, board ID, LEDs) area */ 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun /* Local bus SDRAM 128MB */ 189*4882a593Smuzhiyun #define CONFIG_SYS_BR3_PRELIM 0xe0001861 /* port size ?bit */ 190*4882a593Smuzhiyun #define CONFIG_SYS_OR3_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (1st half) */ 191*4882a593Smuzhiyun #define CONFIG_SYS_BR4_PRELIM 0xe4001861 /* port size ?bit */ 192*4882a593Smuzhiyun #define CONFIG_SYS_OR4_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (2nd half) */ 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /* Disk on Chip (DOC) 128MB */ 195*4882a593Smuzhiyun #define CONFIG_SYS_BR5_PRELIM 0xe8001001 /* port size ?bit */ 196*4882a593Smuzhiyun #define CONFIG_SYS_OR5_PRELIM 0xf8006e65 /* 128MB local bus SDRAM area (2nd half) */ 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun /* LCD */ 199*4882a593Smuzhiyun #define CONFIG_SYS_BR6_PRELIM 0xf4000801 /* port size ?bit */ 200*4882a593Smuzhiyun #define CONFIG_SYS_OR6_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */ 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun /* Control logic & misc peripherals */ 203*4882a593Smuzhiyun #define CONFIG_SYS_BR7_PRELIM 0xf2000801 /* port size ?bit */ 204*4882a593Smuzhiyun #define CONFIG_SYS_OR7_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */ 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 207*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 131 /* sectors per device */ 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #undef CONFIG_SYS_FLASH_CHECKSUM 210*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 211*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 212*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 213*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */ 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 216*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 217*4882a593Smuzhiyun #define CONFIG_SYS_WRITE_SWAPPED_DATA 218*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO 219*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_PROTECTION 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun #undef CONFIG_CLOCKS_IN_MHZ 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 1 224*4882a593Smuzhiyun #ifndef CONFIG_SYS_INIT_RAM_LOCK 225*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */ 226*4882a593Smuzhiyun #else 227*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */ 228*4882a593Smuzhiyun #endif 229*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 232*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 235*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun /* Serial Port */ 238*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 239*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 240*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 241*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 244*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 247*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun /* 250*4882a593Smuzhiyun * I2C 251*4882a593Smuzhiyun */ 252*4882a593Smuzhiyun #define CONFIG_SYS_I2C 253*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 254*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 400000 255*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 256*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x3100 257*4882a593Smuzhiyun #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun /* 260*4882a593Smuzhiyun * RapidIO MMU 261*4882a593Smuzhiyun */ 262*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_BASE 0xc0000000 /* base address */ 263*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BASE 264*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */ 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun /* 267*4882a593Smuzhiyun * General PCI 268*4882a593Smuzhiyun * Addresses are mapped 1-1. 269*4882a593Smuzhiyun */ 270*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 271*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS 272*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_VIRT CONFIG_SYS_PCIE1_MEM_BUS 273*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 274*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS 0xe2000000 275*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS CONFIG_SYS_PCIE1_IO_BUS 276*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_VIRT CONFIG_SYS_PCIE1_IO_BUS 277*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE 0x1000000 /* 16M */ 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 280*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS 281*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_VIRT CONFIG_SYS_PCIE2_MEM_BUS 282*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 283*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_BUS 0xe3000000 284*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS CONFIG_SYS_PCIE2_IO_BUS 285*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_VIRT CONFIG_SYS_PCIE2_IO_BUS 286*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_SIZE 0x1000000 /* 16M */ 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun #if defined(CONFIG_PCI) 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun #undef CONFIG_EEPRO100 293*4882a593Smuzhiyun #undef CONFIG_TULIP 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun #if !defined(CONFIG_PCI_PNP) 296*4882a593Smuzhiyun #define PCI_ENET0_IOADDR 0xe0000000 297*4882a593Smuzhiyun #define PCI_ENET0_MEMADDR 0xe0000000 298*4882a593Smuzhiyun #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 299*4882a593Smuzhiyun #endif 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun #undef CONFIG_SCSI_AHCI 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun #ifdef CONFIG_SCSI_AHCI 306*4882a593Smuzhiyun #define CONFIG_SATA_ULI5288 307*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 308*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_LUN 1 309*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) 310*4882a593Smuzhiyun #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE 311*4882a593Smuzhiyun #endif 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun #endif /* CONFIG_PCI */ 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET) 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun /* #define CONFIG_MII 1 */ /* MII PHY management */ 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun #define CONFIG_TSEC1 1 320*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME "eTSEC1" 321*4882a593Smuzhiyun #define CONFIG_TSEC2 1 322*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME "eTSEC2" 323*4882a593Smuzhiyun #define CONFIG_TSEC3 1 324*4882a593Smuzhiyun #define CONFIG_TSEC3_NAME "eTSEC3" 325*4882a593Smuzhiyun #define CONFIG_TSEC4 1 326*4882a593Smuzhiyun #define CONFIG_TSEC4_NAME "eTSEC4" 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun #define TSEC1_PHY_ADDR 0x1F 329*4882a593Smuzhiyun #define TSEC2_PHY_ADDR 0x00 330*4882a593Smuzhiyun #define TSEC3_PHY_ADDR 0x01 331*4882a593Smuzhiyun #define TSEC4_PHY_ADDR 0x02 332*4882a593Smuzhiyun #define TSEC1_PHYIDX 0 333*4882a593Smuzhiyun #define TSEC2_PHYIDX 0 334*4882a593Smuzhiyun #define TSEC3_PHYIDX 0 335*4882a593Smuzhiyun #define TSEC4_PHYIDX 0 336*4882a593Smuzhiyun #define TSEC1_FLAGS TSEC_GIGABIT 337*4882a593Smuzhiyun #define TSEC2_FLAGS TSEC_GIGABIT 338*4882a593Smuzhiyun #define TSEC3_FLAGS TSEC_GIGABIT 339*4882a593Smuzhiyun #define TSEC4_FLAGS TSEC_GIGABIT 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun #define CONFIG_SYS_TBIPA_VALUE 0x1e /* Set TBI address not to conflict with TSEC1_PHY_ADDR */ 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun #define CONFIG_ETHPRIME "eTSEC1" 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun #endif /* CONFIG_TSEC_ENET */ 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun /* 348*4882a593Smuzhiyun * BAT0 2G Cacheable, non-guarded 349*4882a593Smuzhiyun * 0x0000_0000 2G DDR 350*4882a593Smuzhiyun */ 351*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) 352*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP) 353*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE ) 354*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun /* 357*4882a593Smuzhiyun * BAT1 1G Cache-inhibited, guarded 358*4882a593Smuzhiyun * 0x8000_0000 512M PCI-Express 1 Memory 359*4882a593Smuzhiyun * 0xa000_0000 512M PCI-Express 2 Memory 360*4882a593Smuzhiyun * Changed it for operating from 0xd0000000 361*4882a593Smuzhiyun */ 362*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1L ( CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW \ 363*4882a593Smuzhiyun | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 364*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_256M | BATU_VS | BATU_VP) 365*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 366*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun /* 369*4882a593Smuzhiyun * BAT2 512M Cache-inhibited, guarded 370*4882a593Smuzhiyun * 0xc000_0000 512M RapidIO Memory 371*4882a593Smuzhiyun */ 372*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2L (CONFIG_SYS_SRIO1_MEM_BASE | BATL_PP_RW \ 373*4882a593Smuzhiyun | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 374*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M | BATU_VS | BATU_VP) 375*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2L (CONFIG_SYS_SRIO1_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) 376*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun /* 379*4882a593Smuzhiyun * BAT3 4M Cache-inhibited, guarded 380*4882a593Smuzhiyun * 0xf800_0000 4M CCSR 381*4882a593Smuzhiyun */ 382*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3L ( CONFIG_SYS_CCSRBAR | BATL_PP_RW \ 383*4882a593Smuzhiyun | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 384*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP) 385*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT) 386*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR) 389*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 390*4882a593Smuzhiyun | BATL_PP_RW | BATL_CACHEINHIBIT \ 391*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 392*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \ 393*4882a593Smuzhiyun | BATU_BL_1M | BATU_VS | BATU_VP) 394*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ 395*4882a593Smuzhiyun | BATL_PP_RW | BATL_CACHEINHIBIT) 396*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU 397*4882a593Smuzhiyun #endif 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun /* 400*4882a593Smuzhiyun * BAT4 32M Cache-inhibited, guarded 401*4882a593Smuzhiyun * 0xe200_0000 16M PCI-Express 1 I/O 402*4882a593Smuzhiyun * 0xe300_0000 16M PCI-Express 2 I/0 403*4882a593Smuzhiyun * Note that this is at 0xe0000000 404*4882a593Smuzhiyun */ 405*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4L ( CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW \ 406*4882a593Smuzhiyun | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 407*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_32M | BATU_VS | BATU_VP) 408*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) 409*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun /* 412*4882a593Smuzhiyun * BAT5 128K Cacheable, non-guarded 413*4882a593Smuzhiyun * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory) 414*4882a593Smuzhiyun */ 415*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) 416*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 417*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L 418*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun /* 421*4882a593Smuzhiyun * BAT6 32M Cache-inhibited, guarded 422*4882a593Smuzhiyun * 0xfe00_0000 32M FLASH 423*4882a593Smuzhiyun */ 424*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW \ 425*4882a593Smuzhiyun | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 426*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6U ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP) 427*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE) 428*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun /* Map the last 1M of flash where we're running from reset */ 431*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 432*4882a593Smuzhiyun | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 433*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP) 434*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ 435*4882a593Smuzhiyun | BATL_MEMCOHERENCE) 436*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7L 0x00000000 439*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7U 0x00000000 440*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7L 0x00000000 441*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7U 0x00000000 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun /* 444*4882a593Smuzhiyun * Environment 445*4882a593Smuzhiyun */ 446*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 447*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k(one sector) for env */ 448*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 451*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun #undef CONFIG_WATCHDOG /* watchdog disabled */ 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun /* 456*4882a593Smuzhiyun * Miscellaneous configurable options 457*4882a593Smuzhiyun */ 458*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 459*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 460*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun /* 463*4882a593Smuzhiyun * For booting Linux, the board info and command line data 464*4882a593Smuzhiyun * have to be in the first 8 MB of memory, since this is 465*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 466*4882a593Smuzhiyun */ 467*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun /* Cache Configuration */ 470*4882a593Smuzhiyun #define CONFIG_SYS_DCACHE_SIZE 32768 471*4882a593Smuzhiyun #define CONFIG_SYS_CACHELINE_SIZE 32 472*4882a593Smuzhiyun #if defined(CONFIG_CMD_KGDB) 473*4882a593Smuzhiyun #define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/ 474*4882a593Smuzhiyun #endif 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun #if defined(CONFIG_CMD_KGDB) 477*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 478*4882a593Smuzhiyun #endif 479*4882a593Smuzhiyun 480*4882a593Smuzhiyun /* 481*4882a593Smuzhiyun * Environment Configuration 482*4882a593Smuzhiyun */ 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun #define CONFIG_HAS_ETH0 1 485*4882a593Smuzhiyun #define CONFIG_HAS_ETH1 1 486*4882a593Smuzhiyun #define CONFIG_HAS_ETH2 1 487*4882a593Smuzhiyun #define CONFIG_HAS_ETH3 1 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun #define CONFIG_IPADDR 192.168.0.50 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun #define CONFIG_HOSTNAME sbc8641d 492*4882a593Smuzhiyun #define CONFIG_ROOTPATH "/opt/eldk/ppc_74xx" 493*4882a593Smuzhiyun #define CONFIG_BOOTFILE "uImage" 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun #define CONFIG_SERVERIP 192.168.0.2 496*4882a593Smuzhiyun #define CONFIG_GATEWAYIP 192.168.0.1 497*4882a593Smuzhiyun #define CONFIG_NETMASK 255.255.255.0 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun /* default location for tftp and bootm */ 500*4882a593Smuzhiyun #define CONFIG_LOADADDR 1000000 501*4882a593Smuzhiyun 502*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 503*4882a593Smuzhiyun "netdev=eth0\0" \ 504*4882a593Smuzhiyun "consoledev=ttyS0\0" \ 505*4882a593Smuzhiyun "ramdiskaddr=2000000\0" \ 506*4882a593Smuzhiyun "ramdiskfile=uRamdisk\0" \ 507*4882a593Smuzhiyun "dtbaddr=400000\0" \ 508*4882a593Smuzhiyun "dtbfile=sbc8641d.dtb\0" \ 509*4882a593Smuzhiyun "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \ 510*4882a593Smuzhiyun "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \ 511*4882a593Smuzhiyun "maxcpus=1" 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND \ 514*4882a593Smuzhiyun "setenv bootargs root=/dev/nfs rw " \ 515*4882a593Smuzhiyun "nfsroot=$serverip:$rootpath " \ 516*4882a593Smuzhiyun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 517*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 518*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 519*4882a593Smuzhiyun "tftp $dtbaddr $dtbfile;" \ 520*4882a593Smuzhiyun "bootm $loadaddr - $dtbaddr" 521*4882a593Smuzhiyun 522*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND \ 523*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw " \ 524*4882a593Smuzhiyun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 525*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 526*4882a593Smuzhiyun "tftp $ramdiskaddr $ramdiskfile;" \ 527*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 528*4882a593Smuzhiyun "tftp $dtbaddr $dtbfile;" \ 529*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $dtbaddr" 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun #define CONFIG_FLASHBOOTCOMMAND \ 532*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw " \ 533*4882a593Smuzhiyun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 534*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 535*4882a593Smuzhiyun "bootm ffd00000 ffb00000 ffa00000" 536*4882a593Smuzhiyun 537*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND CONFIG_FLASHBOOTCOMMAND 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun #endif /* __CONFIG_H */ 540