1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * WindRiver SBC8349 U-Boot configuration file. 3*4882a593Smuzhiyun * Copyright (c) 2006, 2007 Wind River Systems, Inc. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Paul Gortmaker <paul.gortmaker@windriver.com> 6*4882a593Smuzhiyun * Based on the MPC8349EMDS config. 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun /* 12*4882a593Smuzhiyun * sbc8349 board configuration file. 13*4882a593Smuzhiyun */ 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #ifndef __CONFIG_H 16*4882a593Smuzhiyun #define __CONFIG_H 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun /* 19*4882a593Smuzhiyun * High Level Configuration Options 20*4882a593Smuzhiyun */ 21*4882a593Smuzhiyun #define CONFIG_E300 1 /* E300 Family */ 22*4882a593Smuzhiyun #define CONFIG_MPC834x 1 /* MPC834x family */ 23*4882a593Smuzhiyun #define CONFIG_MPC8349 1 /* MPC8349 specific */ 24*4882a593Smuzhiyun #define CONFIG_SBC8349 1 /* WRS SBC8349 board specific */ 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xFF800000 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun /* Don't enable PCI2 on sbc834x - it doesn't exist physically. */ 29*4882a593Smuzhiyun #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */ 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun /* 32*4882a593Smuzhiyun * The default if PCI isn't enabled, or if no PCI clk setting is given 33*4882a593Smuzhiyun * is 66MHz; this is what the board defaults to when the PCI slot is 34*4882a593Smuzhiyun * physically empty. The board will automatically (i.e w/o jumpers) 35*4882a593Smuzhiyun * clock down to 33MHz if you insert a 33MHz PCI card. 36*4882a593Smuzhiyun */ 37*4882a593Smuzhiyun #ifdef CONFIG_PCI_33M 38*4882a593Smuzhiyun #define CONFIG_83XX_CLKIN 33000000 /* in Hz */ 39*4882a593Smuzhiyun #else /* 66M */ 40*4882a593Smuzhiyun #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 41*4882a593Smuzhiyun #endif 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #ifndef CONFIG_SYS_CLK_FREQ 44*4882a593Smuzhiyun #ifdef CONFIG_PCI_33M 45*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ 33000000 46*4882a593Smuzhiyun #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1 47*4882a593Smuzhiyun #else /* 66M */ 48*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ 66000000 49*4882a593Smuzhiyun #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1 50*4882a593Smuzhiyun #endif 51*4882a593Smuzhiyun #endif 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #define CONFIG_SYS_IMMR 0xE0000000 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 56*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ 57*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x00100000 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun /* 60*4882a593Smuzhiyun * DDR Setup 61*4882a593Smuzhiyun */ 62*4882a593Smuzhiyun #undef CONFIG_DDR_ECC /* only for ECC DDR module */ 63*4882a593Smuzhiyun #undef CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ 64*4882a593Smuzhiyun #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ 65*4882a593Smuzhiyun #define CONFIG_SYS_83XX_DDR_USES_CS0 /* WRS; Fsl board uses CS2/CS3 */ 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* 68*4882a593Smuzhiyun * 32-bit data path mode. 69*4882a593Smuzhiyun * 70*4882a593Smuzhiyun * Please note that using this mode for devices with the real density of 64-bit 71*4882a593Smuzhiyun * effectively reduces the amount of available memory due to the effect of 72*4882a593Smuzhiyun * wrapping around while translating address to row/columns, for example in the 73*4882a593Smuzhiyun * 256MB module the upper 128MB get aliased with contents of the lower 74*4882a593Smuzhiyun * 128MB); normally this define should be used for devices with real 32-bit 75*4882a593Smuzhiyun * data path. 76*4882a593Smuzhiyun */ 77*4882a593Smuzhiyun #undef CONFIG_DDR_32BIT 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ 80*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 81*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 82*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \ 83*4882a593Smuzhiyun DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075) 84*4882a593Smuzhiyun #define CONFIG_DDR_2T_TIMING 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #if defined(CONFIG_SPD_EEPROM) 87*4882a593Smuzhiyun /* 88*4882a593Smuzhiyun * Determine DDR configuration from I2C interface. 89*4882a593Smuzhiyun */ 90*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS 0x52 /* DDR DIMM */ 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun #else 93*4882a593Smuzhiyun /* 94*4882a593Smuzhiyun * Manually set up DDR parameters 95*4882a593Smuzhiyun * NB: manual DDR setup untested on sbc834x 96*4882a593Smuzhiyun */ 97*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SIZE 256 /* MB */ 98*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \ 99*4882a593Smuzhiyun | CSCONFIG_ROW_BIT_13 \ 100*4882a593Smuzhiyun | CSCONFIG_COL_BIT_10) 101*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_1 0x36332321 102*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ 103*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ 104*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #if defined(CONFIG_DDR_32BIT) 107*4882a593Smuzhiyun /* set burst length to 8 for 32-bit data path */ 108*4882a593Smuzhiyun /* DLL,normal,seq,4/2.5, 8 burst len */ 109*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE 0x00000023 110*4882a593Smuzhiyun #else 111*4882a593Smuzhiyun /* the default burst length is 4 - for 64-bit data path */ 112*4882a593Smuzhiyun /* DLL,normal,seq,4/2.5, 4 burst len */ 113*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE 0x00000022 114*4882a593Smuzhiyun #endif 115*4882a593Smuzhiyun #endif 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun /* 118*4882a593Smuzhiyun * SDRAM on the Local Bus 119*4882a593Smuzhiyun */ 120*4882a593Smuzhiyun #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ 121*4882a593Smuzhiyun #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun /* 124*4882a593Smuzhiyun * FLASH on the Local Bus 125*4882a593Smuzhiyun */ 126*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 127*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 128*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */ 129*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */ 130*4882a593Smuzhiyun /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */ 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 133*4882a593Smuzhiyun | BR_PS_16 /* 16 bit port */ \ 134*4882a593Smuzhiyun | BR_MS_GPCM /* MSEL = GPCM */ \ 135*4882a593Smuzhiyun | BR_V) /* valid */ 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 138*4882a593Smuzhiyun | OR_GPCM_XAM \ 139*4882a593Smuzhiyun | OR_GPCM_CSNT \ 140*4882a593Smuzhiyun | OR_GPCM_ACS_DIV2 \ 141*4882a593Smuzhiyun | OR_GPCM_XACS \ 142*4882a593Smuzhiyun | OR_GPCM_SCY_15 \ 143*4882a593Smuzhiyun | OR_GPCM_TRLX_SET \ 144*4882a593Smuzhiyun | OR_GPCM_EHTR_SET \ 145*4882a593Smuzhiyun | OR_GPCM_EAD) 146*4882a593Smuzhiyun /* 0xFF806FF7 */ 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun /* window base at flash base */ 149*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 150*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB) 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 153*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */ 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun #undef CONFIG_SYS_FLASH_CHECKSUM 156*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 157*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 162*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT 163*4882a593Smuzhiyun #else 164*4882a593Smuzhiyun #undef CONFIG_SYS_RAMBOOT 165*4882a593Smuzhiyun #endif 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 1 168*4882a593Smuzhiyun /* Initial RAM address */ 169*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 170*4882a593Smuzhiyun /* Size of used area in RAM*/ 171*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET \ 174*4882a593Smuzhiyun (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 175*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 178*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */ 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun /* 181*4882a593Smuzhiyun * Local Bus LCRR and LBCR regs 182*4882a593Smuzhiyun * LCRR: DLL bypass, Clock divider is 4 183*4882a593Smuzhiyun * External Local Bus rate is 184*4882a593Smuzhiyun * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 185*4882a593Smuzhiyun */ 186*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 187*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4 188*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LBCR 0x00000000 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun #undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */ 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun #ifdef CONFIG_SYS_LB_SDRAM 193*4882a593Smuzhiyun /* Local bus BR2, OR2 definition for SDRAM if soldered on the board*/ 194*4882a593Smuzhiyun /* 195*4882a593Smuzhiyun * Base Register 2 and Option Register 2 configure SDRAM. 196*4882a593Smuzhiyun * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 197*4882a593Smuzhiyun * 198*4882a593Smuzhiyun * For BR2, need: 199*4882a593Smuzhiyun * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 200*4882a593Smuzhiyun * port-size = 32-bits = BR2[19:20] = 11 201*4882a593Smuzhiyun * no parity checking = BR2[21:22] = 00 202*4882a593Smuzhiyun * SDRAM for MSEL = BR2[24:26] = 011 203*4882a593Smuzhiyun * Valid = BR[31] = 1 204*4882a593Smuzhiyun * 205*4882a593Smuzhiyun * 0 4 8 12 16 20 24 28 206*4882a593Smuzhiyun * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861 207*4882a593Smuzhiyun */ 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LBC_SDRAM_BASE \ 210*4882a593Smuzhiyun | BR_PS_32 \ 211*4882a593Smuzhiyun | BR_MS_SDRAM \ 212*4882a593Smuzhiyun | BR_V) 213*4882a593Smuzhiyun /* 0xF0001861 */ 214*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE 215*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB) 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun /* 218*4882a593Smuzhiyun * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 219*4882a593Smuzhiyun * 220*4882a593Smuzhiyun * For OR2, need: 221*4882a593Smuzhiyun * 64MB mask for AM, OR2[0:7] = 1111 1100 222*4882a593Smuzhiyun * XAM, OR2[17:18] = 11 223*4882a593Smuzhiyun * 9 columns OR2[19-21] = 010 224*4882a593Smuzhiyun * 13 rows OR2[23-25] = 100 225*4882a593Smuzhiyun * EAD set for extra time OR[31] = 1 226*4882a593Smuzhiyun * 227*4882a593Smuzhiyun * 0 4 8 12 16 20 24 28 228*4882a593Smuzhiyun * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901 229*4882a593Smuzhiyun */ 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM (MEG_TO_AM(CONFIG_SYS_LBC_SDRAM_SIZE) \ 232*4882a593Smuzhiyun | OR_SDRAM_XAM \ 233*4882a593Smuzhiyun | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \ 234*4882a593Smuzhiyun | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \ 235*4882a593Smuzhiyun | OR_SDRAM_EAD) 236*4882a593Smuzhiyun /* 0xFC006901 */ 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun /* LB sdram refresh timer, about 6us */ 239*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LSRT 0x32000000 240*4882a593Smuzhiyun /* LB refresh timer prescal, 266MHz/32 */ 241*4882a593Smuzhiyun #define CONFIG_SYS_LBC_MRTPR 0x20000000 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \ 244*4882a593Smuzhiyun | LSDMR_BSMA1516 \ 245*4882a593Smuzhiyun | LSDMR_RFCR8 \ 246*4882a593Smuzhiyun | LSDMR_PRETOACT6 \ 247*4882a593Smuzhiyun | LSDMR_ACTTORW3 \ 248*4882a593Smuzhiyun | LSDMR_BL8 \ 249*4882a593Smuzhiyun | LSDMR_WRC3 \ 250*4882a593Smuzhiyun | LSDMR_CL3) 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun /* 253*4882a593Smuzhiyun * SDRAM Controller configuration sequence. 254*4882a593Smuzhiyun */ 255*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) 256*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 257*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) 258*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) 259*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) 260*4882a593Smuzhiyun #endif 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun /* 263*4882a593Smuzhiyun * Serial Port 264*4882a593Smuzhiyun */ 265*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 266*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 267*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 268*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 271*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 274*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 277*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun /* I2C */ 280*4882a593Smuzhiyun #define CONFIG_SYS_I2C 281*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 282*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 400000 283*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 284*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 285*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED 400000 286*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 287*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 288*4882a593Smuzhiyun #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69}, {1, 0x69} } 289*4882a593Smuzhiyun /* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */ 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun /* TSEC */ 292*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1_OFFSET 0x24000 293*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 294*4882a593Smuzhiyun #define CONFIG_SYS_TSEC2_OFFSET 0x25000 295*4882a593Smuzhiyun #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun /* 298*4882a593Smuzhiyun * General PCI 299*4882a593Smuzhiyun * Addresses are mapped 1-1. 300*4882a593Smuzhiyun */ 301*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 302*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 303*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 304*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 305*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 306*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 307*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 308*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 309*4882a593Smuzhiyun #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000 312*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE 313*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ 314*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000 315*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE 316*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ 317*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 318*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000 319*4882a593Smuzhiyun #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun #if defined(CONFIG_PCI) 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun #define PCI_64BIT 324*4882a593Smuzhiyun #define PCI_ONE_PCI1 325*4882a593Smuzhiyun #if defined(PCI_64BIT) 326*4882a593Smuzhiyun #undef PCI_ALL_PCI1 327*4882a593Smuzhiyun #undef PCI_TWO_PCI1 328*4882a593Smuzhiyun #undef PCI_ONE_PCI1 329*4882a593Smuzhiyun #endif 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun #undef CONFIG_EEPRO100 332*4882a593Smuzhiyun #undef CONFIG_TULIP 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun #if !defined(CONFIG_PCI_PNP) 335*4882a593Smuzhiyun #define PCI_ENET0_IOADDR 0xFIXME 336*4882a593Smuzhiyun #define PCI_ENET0_MEMADDR 0xFIXME 337*4882a593Smuzhiyun #define PCI_IDSEL_NUMBER 0xFIXME 338*4882a593Smuzhiyun #endif 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 341*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun #endif /* CONFIG_PCI */ 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun /* 346*4882a593Smuzhiyun * TSEC configuration 347*4882a593Smuzhiyun */ 348*4882a593Smuzhiyun #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET) 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun #define CONFIG_TSEC1 1 353*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME "TSEC0" 354*4882a593Smuzhiyun #define CONFIG_TSEC2 1 355*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME "TSEC1" 356*4882a593Smuzhiyun #define CONFIG_PHY_BCM5421S 1 357*4882a593Smuzhiyun #define TSEC1_PHY_ADDR 0x19 358*4882a593Smuzhiyun #define TSEC2_PHY_ADDR 0x1a 359*4882a593Smuzhiyun #define TSEC1_PHYIDX 0 360*4882a593Smuzhiyun #define TSEC2_PHYIDX 0 361*4882a593Smuzhiyun #define TSEC1_FLAGS TSEC_GIGABIT 362*4882a593Smuzhiyun #define TSEC2_FLAGS TSEC_GIGABIT 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun /* Options are: TSEC[0-1] */ 365*4882a593Smuzhiyun #define CONFIG_ETHPRIME "TSEC0" 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun #endif /* CONFIG_TSEC_ENET */ 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun /* 370*4882a593Smuzhiyun * Environment 371*4882a593Smuzhiyun */ 372*4882a593Smuzhiyun #ifndef CONFIG_SYS_RAMBOOT 373*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) 374*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 375*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun /* Address and size of Redundant Environment Sector */ 378*4882a593Smuzhiyun #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 379*4882a593Smuzhiyun #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun #else 382*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 383*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 384*4882a593Smuzhiyun #endif 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 387*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun /* 390*4882a593Smuzhiyun * BOOTP options 391*4882a593Smuzhiyun */ 392*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE 393*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH 394*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY 395*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun /* 398*4882a593Smuzhiyun * Command line configuration. 399*4882a593Smuzhiyun */ 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun #undef CONFIG_WATCHDOG /* watchdog disabled */ 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun /* 404*4882a593Smuzhiyun * Miscellaneous configurable options 405*4882a593Smuzhiyun */ 406*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 407*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun /* 410*4882a593Smuzhiyun * For booting Linux, the board info and command line data 411*4882a593Smuzhiyun * have to be in the first 256 MB of memory, since this is 412*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 413*4882a593Smuzhiyun */ 414*4882a593Smuzhiyun /* Initial Memory map for Linux*/ 415*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (256 << 20) 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun #if 1 /*528/264*/ 420*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_LOW (\ 421*4882a593Smuzhiyun HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 422*4882a593Smuzhiyun HRCWL_DDR_TO_SCB_CLK_1X1 |\ 423*4882a593Smuzhiyun HRCWL_CSB_TO_CLKIN |\ 424*4882a593Smuzhiyun HRCWL_VCO_1X2 |\ 425*4882a593Smuzhiyun HRCWL_CORE_TO_CSB_2X1) 426*4882a593Smuzhiyun #elif 0 /*396/132*/ 427*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_LOW (\ 428*4882a593Smuzhiyun HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 429*4882a593Smuzhiyun HRCWL_DDR_TO_SCB_CLK_1X1 |\ 430*4882a593Smuzhiyun HRCWL_CSB_TO_CLKIN |\ 431*4882a593Smuzhiyun HRCWL_VCO_1X4 |\ 432*4882a593Smuzhiyun HRCWL_CORE_TO_CSB_3X1) 433*4882a593Smuzhiyun #elif 0 /*264/132*/ 434*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_LOW (\ 435*4882a593Smuzhiyun HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 436*4882a593Smuzhiyun HRCWL_DDR_TO_SCB_CLK_1X1 |\ 437*4882a593Smuzhiyun HRCWL_CSB_TO_CLKIN |\ 438*4882a593Smuzhiyun HRCWL_VCO_1X4 |\ 439*4882a593Smuzhiyun HRCWL_CORE_TO_CSB_2X1) 440*4882a593Smuzhiyun #elif 0 /*132/132*/ 441*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_LOW (\ 442*4882a593Smuzhiyun HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 443*4882a593Smuzhiyun HRCWL_DDR_TO_SCB_CLK_1X1 |\ 444*4882a593Smuzhiyun HRCWL_CSB_TO_CLKIN |\ 445*4882a593Smuzhiyun HRCWL_VCO_1X4 |\ 446*4882a593Smuzhiyun HRCWL_CORE_TO_CSB_1X1) 447*4882a593Smuzhiyun #elif 0 /*264/264 */ 448*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_LOW (\ 449*4882a593Smuzhiyun HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 450*4882a593Smuzhiyun HRCWL_DDR_TO_SCB_CLK_1X1 |\ 451*4882a593Smuzhiyun HRCWL_CSB_TO_CLKIN |\ 452*4882a593Smuzhiyun HRCWL_VCO_1X4 |\ 453*4882a593Smuzhiyun HRCWL_CORE_TO_CSB_1X1) 454*4882a593Smuzhiyun #endif 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun #if defined(PCI_64BIT) 457*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_HIGH (\ 458*4882a593Smuzhiyun HRCWH_PCI_HOST |\ 459*4882a593Smuzhiyun HRCWH_64_BIT_PCI |\ 460*4882a593Smuzhiyun HRCWH_PCI1_ARBITER_ENABLE |\ 461*4882a593Smuzhiyun HRCWH_PCI2_ARBITER_DISABLE |\ 462*4882a593Smuzhiyun HRCWH_CORE_ENABLE |\ 463*4882a593Smuzhiyun HRCWH_FROM_0X00000100 |\ 464*4882a593Smuzhiyun HRCWH_BOOTSEQ_DISABLE |\ 465*4882a593Smuzhiyun HRCWH_SW_WATCHDOG_DISABLE |\ 466*4882a593Smuzhiyun HRCWH_ROM_LOC_LOCAL_16BIT |\ 467*4882a593Smuzhiyun HRCWH_TSEC1M_IN_GMII |\ 468*4882a593Smuzhiyun HRCWH_TSEC2M_IN_GMII) 469*4882a593Smuzhiyun #else 470*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_HIGH (\ 471*4882a593Smuzhiyun HRCWH_PCI_HOST |\ 472*4882a593Smuzhiyun HRCWH_32_BIT_PCI |\ 473*4882a593Smuzhiyun HRCWH_PCI1_ARBITER_ENABLE |\ 474*4882a593Smuzhiyun HRCWH_PCI2_ARBITER_ENABLE |\ 475*4882a593Smuzhiyun HRCWH_CORE_ENABLE |\ 476*4882a593Smuzhiyun HRCWH_FROM_0X00000100 |\ 477*4882a593Smuzhiyun HRCWH_BOOTSEQ_DISABLE |\ 478*4882a593Smuzhiyun HRCWH_SW_WATCHDOG_DISABLE |\ 479*4882a593Smuzhiyun HRCWH_ROM_LOC_LOCAL_16BIT |\ 480*4882a593Smuzhiyun HRCWH_TSEC1M_IN_GMII |\ 481*4882a593Smuzhiyun HRCWH_TSEC2M_IN_GMII) 482*4882a593Smuzhiyun #endif 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun /* System IO Config */ 485*4882a593Smuzhiyun #define CONFIG_SYS_SICRH 0 486*4882a593Smuzhiyun #define CONFIG_SYS_SICRL SICRL_LDP_A 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun #define CONFIG_SYS_HID0_INIT 0x000000000 489*4882a593Smuzhiyun #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \ 490*4882a593Smuzhiyun | HID0_ENABLE_INSTRUCTION_CACHE) 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun /* #define CONFIG_SYS_HID0_FINAL (\ 493*4882a593Smuzhiyun HID0_ENABLE_INSTRUCTION_CACHE |\ 494*4882a593Smuzhiyun HID0_ENABLE_M_BIT |\ 495*4882a593Smuzhiyun HID0_ENABLE_ADDRESS_BROADCAST) */ 496*4882a593Smuzhiyun 497*4882a593Smuzhiyun #define CONFIG_SYS_HID2 HID2_HBE 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun /* DDR @ 0x00000000 */ 502*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ 503*4882a593Smuzhiyun | BATL_PP_RW \ 504*4882a593Smuzhiyun | BATL_MEMCOHERENCE) 505*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ 506*4882a593Smuzhiyun | BATU_BL_256M \ 507*4882a593Smuzhiyun | BATU_VS \ 508*4882a593Smuzhiyun | BATU_VP) 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun /* PCI @ 0x80000000 */ 511*4882a593Smuzhiyun #ifdef CONFIG_PCI 512*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 513*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \ 514*4882a593Smuzhiyun | BATL_PP_RW \ 515*4882a593Smuzhiyun | BATL_MEMCOHERENCE) 516*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \ 517*4882a593Smuzhiyun | BATU_BL_256M \ 518*4882a593Smuzhiyun | BATU_VS \ 519*4882a593Smuzhiyun | BATU_VP) 520*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \ 521*4882a593Smuzhiyun | BATL_PP_RW \ 522*4882a593Smuzhiyun | BATL_CACHEINHIBIT \ 523*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 524*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \ 525*4882a593Smuzhiyun | BATU_BL_256M \ 526*4882a593Smuzhiyun | BATU_VS \ 527*4882a593Smuzhiyun | BATU_VP) 528*4882a593Smuzhiyun #else 529*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1L (0) 530*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1U (0) 531*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2L (0) 532*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2U (0) 533*4882a593Smuzhiyun #endif 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun #ifdef CONFIG_MPC83XX_PCI2 536*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \ 537*4882a593Smuzhiyun | BATL_PP_RW \ 538*4882a593Smuzhiyun | BATL_MEMCOHERENCE) 539*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \ 540*4882a593Smuzhiyun | BATU_BL_256M \ 541*4882a593Smuzhiyun | BATU_VS \ 542*4882a593Smuzhiyun | BATU_VP) 543*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \ 544*4882a593Smuzhiyun | BATL_PP_RW \ 545*4882a593Smuzhiyun | BATL_CACHEINHIBIT \ 546*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 547*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \ 548*4882a593Smuzhiyun | BATU_BL_256M \ 549*4882a593Smuzhiyun | BATU_VS \ 550*4882a593Smuzhiyun | BATU_VP) 551*4882a593Smuzhiyun #else 552*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3L (0) 553*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3U (0) 554*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4L (0) 555*4882a593Smuzhiyun #define CONFIG_SYS_IBAT4U (0) 556*4882a593Smuzhiyun #endif 557*4882a593Smuzhiyun 558*4882a593Smuzhiyun /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */ 559*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \ 560*4882a593Smuzhiyun | BATL_PP_RW \ 561*4882a593Smuzhiyun | BATL_CACHEINHIBIT \ 562*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 563*4882a593Smuzhiyun #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \ 564*4882a593Smuzhiyun | BATU_BL_256M \ 565*4882a593Smuzhiyun | BATU_VS \ 566*4882a593Smuzhiyun | BATU_VP) 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun /* LBC SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ 569*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6L (CONFIG_SYS_LBC_SDRAM_BASE \ 570*4882a593Smuzhiyun | BATL_PP_RW \ 571*4882a593Smuzhiyun | BATL_MEMCOHERENCE \ 572*4882a593Smuzhiyun | BATL_GUARDEDSTORAGE) 573*4882a593Smuzhiyun #define CONFIG_SYS_IBAT6U (CONFIG_SYS_LBC_SDRAM_BASE \ 574*4882a593Smuzhiyun | BATU_BL_256M \ 575*4882a593Smuzhiyun | BATU_VS \ 576*4882a593Smuzhiyun | BATU_VP) 577*4882a593Smuzhiyun 578*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7L (0) 579*4882a593Smuzhiyun #define CONFIG_SYS_IBAT7U (0) 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 582*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 583*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 584*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 585*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 586*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 587*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 588*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 589*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 590*4882a593Smuzhiyun #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 591*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 592*4882a593Smuzhiyun #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 593*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 594*4882a593Smuzhiyun #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 595*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 596*4882a593Smuzhiyun #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun #if defined(CONFIG_CMD_KGDB) 599*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 600*4882a593Smuzhiyun #endif 601*4882a593Smuzhiyun 602*4882a593Smuzhiyun /* 603*4882a593Smuzhiyun * Environment Configuration 604*4882a593Smuzhiyun */ 605*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET) 608*4882a593Smuzhiyun #define CONFIG_HAS_ETH0 609*4882a593Smuzhiyun #define CONFIG_HAS_ETH1 610*4882a593Smuzhiyun #endif 611*4882a593Smuzhiyun 612*4882a593Smuzhiyun #define CONFIG_HOSTNAME SBC8349 613*4882a593Smuzhiyun #define CONFIG_ROOTPATH "/tftpboot/rootfs" 614*4882a593Smuzhiyun #define CONFIG_BOOTFILE "uImage" 615*4882a593Smuzhiyun 616*4882a593Smuzhiyun /* default location for tftp and bootm */ 617*4882a593Smuzhiyun #define CONFIG_LOADADDR 800000 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 620*4882a593Smuzhiyun "netdev=eth0\0" \ 621*4882a593Smuzhiyun "hostname=sbc8349\0" \ 622*4882a593Smuzhiyun "nfsargs=setenv bootargs root=/dev/nfs rw " \ 623*4882a593Smuzhiyun "nfsroot=${serverip}:${rootpath}\0" \ 624*4882a593Smuzhiyun "ramargs=setenv bootargs root=/dev/ram rw\0" \ 625*4882a593Smuzhiyun "addip=setenv bootargs ${bootargs} " \ 626*4882a593Smuzhiyun "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 627*4882a593Smuzhiyun ":${hostname}:${netdev}:off panic=1\0" \ 628*4882a593Smuzhiyun "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ 629*4882a593Smuzhiyun "flash_nfs=run nfsargs addip addtty;" \ 630*4882a593Smuzhiyun "bootm ${kernel_addr}\0" \ 631*4882a593Smuzhiyun "flash_self=run ramargs addip addtty;" \ 632*4882a593Smuzhiyun "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 633*4882a593Smuzhiyun "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ 634*4882a593Smuzhiyun "bootm\0" \ 635*4882a593Smuzhiyun "load=tftp 100000 /tftpboot/sbc8349/u-boot.bin\0" \ 636*4882a593Smuzhiyun "update=protect off ff800000 ff83ffff; " \ 637*4882a593Smuzhiyun "era ff800000 ff83ffff; cp.b 100000 ff800000 ${filesize}\0" \ 638*4882a593Smuzhiyun "upd=run load update\0" \ 639*4882a593Smuzhiyun "fdtaddr=780000\0" \ 640*4882a593Smuzhiyun "fdtfile=sbc8349.dtb\0" \ 641*4882a593Smuzhiyun "" 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND \ 644*4882a593Smuzhiyun "setenv bootargs root=/dev/nfs rw " \ 645*4882a593Smuzhiyun "nfsroot=$serverip:$rootpath " \ 646*4882a593Smuzhiyun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 647*4882a593Smuzhiyun "$netdev:off " \ 648*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 649*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 650*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 651*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND \ 654*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw " \ 655*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 656*4882a593Smuzhiyun "tftp $ramdiskaddr $ramdiskfile;" \ 657*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 658*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 659*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr" 660*4882a593Smuzhiyun 661*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND "run flash_self" 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun #endif /* __CONFIG_H */ 664