1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2007-2008 3*4882a593Smuzhiyun * Stelian Pop <stelian@popies.net> 4*4882a593Smuzhiyun * Lead Tech Design <www.leadtechdesign.com> 5*4882a593Smuzhiyun * Ilko Iliev <www.ronetix.at> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Configuation settings for the RONETIX PM9263 board. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #ifndef __CONFIG_H 13*4882a593Smuzhiyun #define __CONFIG_H 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* 16*4882a593Smuzhiyun * SoC must be defined first, before hardware.h is included. 17*4882a593Smuzhiyun * In this case SoC is defined in boards.cfg. 18*4882a593Smuzhiyun */ 19*4882a593Smuzhiyun #include <asm/hardware.h> 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun /* ARM asynchronous clock */ 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #define MASTER_PLL_DIV 6 24*4882a593Smuzhiyun #define MASTER_PLL_MUL 65 25*4882a593Smuzhiyun #define MAIN_PLL_DIV 2 /* 2 or 4 */ 26*4882a593Smuzhiyun #define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 27*4882a593Smuzhiyun #define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */ 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define CONFIG_SYS_AT91_CPU_NAME "AT91SAM9263" 30*4882a593Smuzhiyun #define CONFIG_PM9263 1 /* on a Ronetix PM9263 Board */ 31*4882a593Smuzhiyun #define CONFIG_ARCH_CPU_INIT 32*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun #define CONFIG_MACH_TYPE MACH_TYPE_PM9263 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* clocks */ 37*4882a593Smuzhiyun #define CONFIG_SYS_MOR_VAL \ 38*4882a593Smuzhiyun (AT91_PMC_MOR_MOSCEN | \ 39*4882a593Smuzhiyun (255 << 8)) /* Main Oscillator Start-up Time */ 40*4882a593Smuzhiyun #define CONFIG_SYS_PLLAR_VAL \ 41*4882a593Smuzhiyun (AT91_PMC_PLLAR_29 | /* Bit 29 must be 1 when prog */ \ 42*4882a593Smuzhiyun AT91_PMC_PLLXR_OUT(3) | \ 43*4882a593Smuzhiyun AT91_PMC_PLLXR_PLLCOUNT(0x3f) | /* PLL Counter */\ 44*4882a593Smuzhiyun (2 << 28) | /* PLL Clock Frequency Range */ \ 45*4882a593Smuzhiyun ((MASTER_PLL_MUL - 1) << 16) | (MASTER_PLL_DIV)) 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #if (MAIN_PLL_DIV == 2) 48*4882a593Smuzhiyun /* PCK/2 = MCK Master Clock from PLLA */ 49*4882a593Smuzhiyun #define CONFIG_SYS_MCKR1_VAL \ 50*4882a593Smuzhiyun (AT91_PMC_MCKR_CSS_SLOW | \ 51*4882a593Smuzhiyun AT91_PMC_MCKR_PRES_1 | \ 52*4882a593Smuzhiyun AT91_PMC_MCKR_MDIV_2) 53*4882a593Smuzhiyun /* PCK/2 = MCK Master Clock from PLLA */ 54*4882a593Smuzhiyun #define CONFIG_SYS_MCKR2_VAL \ 55*4882a593Smuzhiyun (AT91_PMC_MCKR_CSS_PLLA | \ 56*4882a593Smuzhiyun AT91_PMC_MCKR_PRES_1 | \ 57*4882a593Smuzhiyun AT91_PMC_MCKR_MDIV_2) 58*4882a593Smuzhiyun #else 59*4882a593Smuzhiyun /* PCK/4 = MCK Master Clock from PLLA */ 60*4882a593Smuzhiyun #define CONFIG_SYS_MCKR1_VAL \ 61*4882a593Smuzhiyun (AT91_PMC_MCKR_CSS_SLOW | \ 62*4882a593Smuzhiyun AT91_PMC_MCKR_PRES_1 | \ 63*4882a593Smuzhiyun AT91_PMC_MCKR_MDIV_4) 64*4882a593Smuzhiyun /* PCK/4 = MCK Master Clock from PLLA */ 65*4882a593Smuzhiyun #define CONFIG_SYS_MCKR2_VAL \ 66*4882a593Smuzhiyun (AT91_PMC_MCKR_CSS_PLLA | \ 67*4882a593Smuzhiyun AT91_PMC_MCKR_PRES_1 | \ 68*4882a593Smuzhiyun AT91_PMC_MCKR_MDIV_4) 69*4882a593Smuzhiyun #endif 70*4882a593Smuzhiyun /* define PDC[31:16] as DATA[31:16] */ 71*4882a593Smuzhiyun #define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000 72*4882a593Smuzhiyun /* no pull-up for D[31:16] */ 73*4882a593Smuzhiyun #define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000 74*4882a593Smuzhiyun /* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */ 75*4882a593Smuzhiyun #define CONFIG_SYS_MATRIX_EBI0CSA_VAL \ 76*4882a593Smuzhiyun (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \ 77*4882a593Smuzhiyun AT91_MATRIX_CSA_EBI_CS1A) 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun /* SDRAM */ 80*4882a593Smuzhiyun /* SDRAMC_MR Mode register */ 81*4882a593Smuzhiyun #define CONFIG_SYS_SDRC_MR_VAL1 0 82*4882a593Smuzhiyun /* SDRAMC_TR - Refresh Timer register */ 83*4882a593Smuzhiyun #define CONFIG_SYS_SDRC_TR_VAL1 0x3AA 84*4882a593Smuzhiyun /* SDRAMC_CR - Configuration register*/ 85*4882a593Smuzhiyun #define CONFIG_SYS_SDRC_CR_VAL \ 86*4882a593Smuzhiyun (AT91_SDRAMC_NC_9 | \ 87*4882a593Smuzhiyun AT91_SDRAMC_NR_13 | \ 88*4882a593Smuzhiyun AT91_SDRAMC_NB_4 | \ 89*4882a593Smuzhiyun AT91_SDRAMC_CAS_2 | \ 90*4882a593Smuzhiyun AT91_SDRAMC_DBW_32 | \ 91*4882a593Smuzhiyun (2 << 8) | /* tWR - Write Recovery Delay */ \ 92*4882a593Smuzhiyun (7 << 12) | /* tRC - Row Cycle Delay */ \ 93*4882a593Smuzhiyun (2 << 16) | /* tRP - Row Precharge Delay */ \ 94*4882a593Smuzhiyun (2 << 20) | /* tRCD - Row to Column Delay */ \ 95*4882a593Smuzhiyun (5 << 24) | /* tRAS - Active to Precharge Delay */ \ 96*4882a593Smuzhiyun (8 << 28)) /* tXSR - Exit Self Refresh to Active Delay */ 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun /* Memory Device Register -> SDRAM */ 99*4882a593Smuzhiyun #define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM 100*4882a593Smuzhiyun #define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE 101*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */ 102*4882a593Smuzhiyun #define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH 103*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */ 104*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */ 105*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */ 106*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */ 107*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */ 108*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */ 109*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */ 110*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */ 111*4882a593Smuzhiyun #define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR 112*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */ 113*4882a593Smuzhiyun #define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL 114*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */ 115*4882a593Smuzhiyun #define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */ 116*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */ 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */ 119*4882a593Smuzhiyun #define CONFIG_SYS_SMC0_SETUP0_VAL \ 120*4882a593Smuzhiyun (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \ 121*4882a593Smuzhiyun AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10)) 122*4882a593Smuzhiyun #define CONFIG_SYS_SMC0_PULSE0_VAL \ 123*4882a593Smuzhiyun (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \ 124*4882a593Smuzhiyun AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11)) 125*4882a593Smuzhiyun #define CONFIG_SYS_SMC0_CYCLE0_VAL \ 126*4882a593Smuzhiyun (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22)) 127*4882a593Smuzhiyun #define CONFIG_SYS_SMC0_MODE0_VAL \ 128*4882a593Smuzhiyun (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \ 129*4882a593Smuzhiyun AT91_SMC_MODE_DBW_16 | \ 130*4882a593Smuzhiyun AT91_SMC_MODE_TDF | \ 131*4882a593Smuzhiyun AT91_SMC_MODE_TDF_CYCLE(6)) 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun /* user reset enable */ 134*4882a593Smuzhiyun #define CONFIG_SYS_RSTC_RMR_VAL \ 135*4882a593Smuzhiyun (AT91_RSTC_KEY | \ 136*4882a593Smuzhiyun AT91_RSTC_CR_PROCRST | \ 137*4882a593Smuzhiyun AT91_RSTC_MR_ERSTL(1) | \ 138*4882a593Smuzhiyun AT91_RSTC_MR_ERSTL(2)) 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun /* Disable Watchdog */ 141*4882a593Smuzhiyun #define CONFIG_SYS_WDTC_WDMR_VAL \ 142*4882a593Smuzhiyun (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \ 143*4882a593Smuzhiyun AT91_WDT_MR_WDV(0xfff) | \ 144*4882a593Smuzhiyun AT91_WDT_MR_WDDIS | \ 145*4882a593Smuzhiyun AT91_WDT_MR_WDD(0xfff)) 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 148*4882a593Smuzhiyun #define CONFIG_SETUP_MEMORY_TAGS 1 149*4882a593Smuzhiyun #define CONFIG_INITRD_TAG 1 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun #undef CONFIG_SKIP_LOWLEVEL_INIT 152*4882a593Smuzhiyun #define CONFIG_USER_LOWLEVEL_INIT 1 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun /* 155*4882a593Smuzhiyun * Hardware drivers 156*4882a593Smuzhiyun */ 157*4882a593Smuzhiyun /* LCD */ 158*4882a593Smuzhiyun #define LCD_BPP LCD_COLOR8 159*4882a593Smuzhiyun #define CONFIG_LCD_LOGO 1 160*4882a593Smuzhiyun #undef LCD_TEST_PATTERN 161*4882a593Smuzhiyun #define CONFIG_LCD_INFO 1 162*4882a593Smuzhiyun #define CONFIG_LCD_INFO_BELOW_LOGO 1 163*4882a593Smuzhiyun #define CONFIG_ATMEL_LCD 1 164*4882a593Smuzhiyun #define CONFIG_ATMEL_LCD_BGR555 1 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun #define CONFIG_LCD_IN_PSRAM 1 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun /* 169*4882a593Smuzhiyun * BOOTP options 170*4882a593Smuzhiyun */ 171*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE 1 172*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH 1 173*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY 1 174*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME 1 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun /* SDRAM */ 177*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS 1 178*4882a593Smuzhiyun #define PHYS_SDRAM 0x20000000 179*4882a593Smuzhiyun #define PHYS_SDRAM_SIZE 0x04000000 /* 64 megs */ 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun /* NOR flash, if populated */ 182*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 1 183*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 1 184*4882a593Smuzhiyun #define PHYS_FLASH_1 0x10000000 185*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 186*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 256 187*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 1 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun /* NAND flash */ 190*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND 191*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 1 192*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE 0x40000000 193*4882a593Smuzhiyun #define CONFIG_SYS_NAND_DBW_8 1 194*4882a593Smuzhiyun /* our ALE is AD21 */ 195*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MASK_ALE (1 << 21) 196*4882a593Smuzhiyun /* our CLE is AD22 */ 197*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MASK_CLE (1 << 22) 198*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PD(15) 199*4882a593Smuzhiyun #define CONFIG_SYS_NAND_READY_PIN GPIO_PIN_PB(30) 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun #endif 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun #define CONFIG_JFFS2_CMDLINE 1 204*4882a593Smuzhiyun #define CONFIG_JFFS2_NAND 1 205*4882a593Smuzhiyun #define CONFIG_JFFS2_DEV "nand0" /* NAND device jffs2 lives on */ 206*4882a593Smuzhiyun #define CONFIG_JFFS2_PART_OFFSET 0 /* start of jffs2 partition */ 207*4882a593Smuzhiyun #define CONFIG_JFFS2_PART_SIZE (256 * 1024 * 1024) /* partition size*/ 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun /* PSRAM */ 210*4882a593Smuzhiyun #define PHYS_PSRAM 0x70000000 211*4882a593Smuzhiyun #define PHYS_PSRAM_SIZE 0x00400000 /* 4MB */ 212*4882a593Smuzhiyun /* Slave EBI1, PSRAM connected */ 213*4882a593Smuzhiyun #define CONFIG_PSRAM_SCFG (AT91_MATRIX_SCFG_ARBT_FIXED_PRIORITY | \ 214*4882a593Smuzhiyun AT91_MATRIX_SCFG_FIXED_DEFMSTR(5) | \ 215*4882a593Smuzhiyun AT91_MATRIX_SCFG_DEFMSTR_TYPE_FIXED | \ 216*4882a593Smuzhiyun AT91_MATRIX_SCFG_SLOT_CYCLE(255)) 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun /* Ethernet */ 219*4882a593Smuzhiyun #define CONFIG_MACB 1 220*4882a593Smuzhiyun #define CONFIG_RMII 1 221*4882a593Smuzhiyun #define CONFIG_NET_RETRY_COUNT 20 222*4882a593Smuzhiyun #define CONFIG_RESET_PHY_R 1 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun /* USB */ 225*4882a593Smuzhiyun #define CONFIG_USB_ATMEL 226*4882a593Smuzhiyun #define CONFIG_USB_ATMEL_CLK_SEL_PLLB 227*4882a593Smuzhiyun #define CONFIG_USB_OHCI_NEW 1 228*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_CPU_INIT 1 229*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */ 230*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263" 231*4882a593Smuzhiyun #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */ 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM 236*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x23e00000 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun #define CONFIG_SYS_USE_FLASH 1 239*4882a593Smuzhiyun #undef CONFIG_SYS_USE_DATAFLASH 240*4882a593Smuzhiyun #undef CONFIG_SYS_USE_NANDFLASH 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun #ifdef CONFIG_SYS_USE_DATAFLASH 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun /* bootstrap + u-boot + env + linux in dataflash on CS0 */ 245*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET 0x4200 246*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x4200 247*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x210 248*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MAX_HZ 15000000 249*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND "sf probe 0; " \ 250*4882a593Smuzhiyun "sf read 0x22000000 0x84000 0x294000; " \ 251*4882a593Smuzhiyun "bootm 0x22000000" 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun #elif defined(CONFIG_SYS_USE_NANDFLASH) /* CFG_USE_NANDFLASH */ 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun /* bootstrap + u-boot + env + linux in nandflash */ 256*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET 0x60000 257*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET_REDUND 0x80000 258*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */ 259*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND "nand read 0x22000000 0xA0000 0x200000; bootm" 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun #elif defined(CONFIG_SYS_USE_FLASH) /* CFG_USE_FLASH */ 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET 0x40000 264*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x10000 265*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x10000 266*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 1 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun /* JFFS Partition offset set */ 269*4882a593Smuzhiyun #define CONFIG_SYS_JFFS2_FIRST_BANK 0 270*4882a593Smuzhiyun #define CONFIG_SYS_JFFS2_NUM_BANKS 1 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun /* 512k reserved for u-boot */ 273*4882a593Smuzhiyun #define CONFIG_SYS_JFFS2_FIRST_SECTOR 11 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND "run flashboot" 276*4882a593Smuzhiyun #define CONFIG_ROOTPATH "/ronetix/rootfs" 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun #define CONFIG_CON_ROT "fbcon=rotate:3 " 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun #define MTDIDS_DEFAULT "nor0=physmap-flash.0,nand0=nand" 281*4882a593Smuzhiyun #define MTDPARTS_DEFAULT \ 282*4882a593Smuzhiyun "mtdparts=physmap-flash.0:" \ 283*4882a593Smuzhiyun "256k(u-boot)ro," \ 284*4882a593Smuzhiyun "64k(u-boot-env)ro," \ 285*4882a593Smuzhiyun "1408k(kernel)," \ 286*4882a593Smuzhiyun "-(rootfs);" \ 287*4882a593Smuzhiyun "nand:-(nand)" 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 290*4882a593Smuzhiyun "mtdids=" MTDIDS_DEFAULT "\0" \ 291*4882a593Smuzhiyun "mtdparts=" MTDPARTS_DEFAULT "\0" \ 292*4882a593Smuzhiyun "partition=nand0,0\0" \ 293*4882a593Smuzhiyun "ramargs=setenv bootargs $(bootargs) $(mtdparts)\0" \ 294*4882a593Smuzhiyun "nfsargs=setenv bootargs root=/dev/nfs rw " \ 295*4882a593Smuzhiyun CONFIG_CON_ROT \ 296*4882a593Smuzhiyun "nfsroot=$(serverip):$(rootpath) $(mtdparts)\0" \ 297*4882a593Smuzhiyun "addip=setenv bootargs $(bootargs) " \ 298*4882a593Smuzhiyun "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)"\ 299*4882a593Smuzhiyun ":$(hostname):eth0:off\0" \ 300*4882a593Smuzhiyun "ramboot=tftpboot 0x22000000 vmImage;" \ 301*4882a593Smuzhiyun "run ramargs;run addip;bootm 22000000\0" \ 302*4882a593Smuzhiyun "nfsboot=tftpboot 0x22000000 vmImage;" \ 303*4882a593Smuzhiyun "run nfsargs;run addip;bootm 22000000\0" \ 304*4882a593Smuzhiyun "flashboot=run ramargs;run addip;bootm 0x10050000\0" \ 305*4882a593Smuzhiyun "" 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun #else 308*4882a593Smuzhiyun #error "Undefined memory device" 309*4882a593Smuzhiyun #endif 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP 1 312*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING 1 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun /* 315*4882a593Smuzhiyun * Size of malloc() pool 316*4882a593Smuzhiyun */ 317*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128 * 1024, 0x1000) 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM 320*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 - \ 321*4882a593Smuzhiyun GENERATED_GBL_DATA_SIZE) 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun #endif 324