1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2015 Technexion Ltd. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Configuration settings for the Technexion PICO-IMX6UL-EMMC board. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun #ifndef __PICO_IMX6UL_CONFIG_H 9*4882a593Smuzhiyun #define __PICO_IMX6UL_CONFIG_H 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #include <asm/arch/imx-regs.h> 13*4882a593Smuzhiyun #include <linux/sizes.h> 14*4882a593Smuzhiyun #include "mx6_common.h" 15*4882a593Smuzhiyun #include <asm/mach-imx/gpio.h> 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* Network support */ 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #define CONFIG_FEC_MXC 20*4882a593Smuzhiyun #define CONFIG_MII 21*4882a593Smuzhiyun #define IMX_FEC_BASE ENET2_BASE_ADDR 22*4882a593Smuzhiyun #define CONFIG_FEC_MXC_PHYADDR 0x1 23*4882a593Smuzhiyun #define CONFIG_FEC_XCV_TYPE RMII 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun /* Size of malloc() pool */ 26*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (35 * SZ_1M) /* Increase due to DFU */ 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define CONFIG_MXC_UART 29*4882a593Smuzhiyun #define CONFIG_MXC_UART_BASE UART6_BASE_ADDR 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun /* MMC Configs */ 32*4882a593Smuzhiyun #define CONFIG_FSL_USDHC 33*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC 34*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR USDHC1_BASE_ADDR 35*4882a593Smuzhiyun #define CONFIG_SUPPORT_EMMC_BOOT 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun /* USB Configs */ 38*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 39*4882a593Smuzhiyun #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW) 40*4882a593Smuzhiyun #define CONFIG_MXC_USB_FLAGS 0 41*4882a593Smuzhiyun #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #define CONFIG_USBD_HS 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun #define CONFIG_USB_FUNCTION_MASS_STORAGE 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #define CONFIG_SYS_DFU_DATA_BUF_SIZE SZ_16M 48*4882a593Smuzhiyun #define DFU_DEFAULT_POLL_TIMEOUT 300 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #define CONFIG_SYS_MMC_IMG_LOAD_PART 1 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 53*4882a593Smuzhiyun "image=zImage\0" \ 54*4882a593Smuzhiyun "console=ttymxc5\0" \ 55*4882a593Smuzhiyun "fdt_high=0xffffffff\0" \ 56*4882a593Smuzhiyun "initrd_high=0xffffffff\0" \ 57*4882a593Smuzhiyun "fdt_file=" CONFIG_DEFAULT_FDT_FILE "\0" \ 58*4882a593Smuzhiyun "fdt_addr=0x83000000\0" \ 59*4882a593Smuzhiyun "mmcdev="__stringify(CONFIG_SYS_MMC_ENV_DEV)"\0" \ 60*4882a593Smuzhiyun "mmcpart=" __stringify(CONFIG_SYS_MMC_IMG_LOAD_PART) "\0" \ 61*4882a593Smuzhiyun "mmcroot=" CONFIG_MMCROOT " rootwait rw\0" \ 62*4882a593Smuzhiyun "mmcautodetect=yes\0" \ 63*4882a593Smuzhiyun "dfu_alt_info=boot raw 0x2 0x400 mmcpart 1\0" \ 64*4882a593Smuzhiyun "mmcargs=setenv bootargs console=${console},${baudrate} " \ 65*4882a593Smuzhiyun "root=${mmcroot}\0" \ 66*4882a593Smuzhiyun "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \ 67*4882a593Smuzhiyun "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \ 68*4882a593Smuzhiyun "mmcboot=echo Booting from mmc ...; " \ 69*4882a593Smuzhiyun "run mmcargs; " \ 70*4882a593Smuzhiyun "if run loadfdt; then " \ 71*4882a593Smuzhiyun "bootz ${loadaddr} - ${fdt_addr}; " \ 72*4882a593Smuzhiyun "else " \ 73*4882a593Smuzhiyun "echo WARN: Cannot load the DT; " \ 74*4882a593Smuzhiyun "fi;\0" \ 75*4882a593Smuzhiyun "netargs=setenv bootargs console=${console},${baudrate} " \ 76*4882a593Smuzhiyun "root=/dev/nfs " \ 77*4882a593Smuzhiyun "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \ 78*4882a593Smuzhiyun "netboot=echo Booting from net ...; " \ 79*4882a593Smuzhiyun "run netargs; " \ 80*4882a593Smuzhiyun "if test ${ip_dyn} = yes; then " \ 81*4882a593Smuzhiyun "setenv get_cmd dhcp; " \ 82*4882a593Smuzhiyun "else " \ 83*4882a593Smuzhiyun "setenv get_cmd tftp; " \ 84*4882a593Smuzhiyun "fi; " \ 85*4882a593Smuzhiyun "${get_cmd} ${image}; " \ 86*4882a593Smuzhiyun "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \ 87*4882a593Smuzhiyun "if ${get_cmd} ${fdt_addr} ${fdt_file}; then " \ 88*4882a593Smuzhiyun "bootz ${loadaddr} - ${fdt_addr}; " \ 89*4882a593Smuzhiyun "else " \ 90*4882a593Smuzhiyun "if test ${boot_fdt} = try; then " \ 91*4882a593Smuzhiyun "bootz; " \ 92*4882a593Smuzhiyun "else " \ 93*4882a593Smuzhiyun "echo WARN: Cannot load the DT; " \ 94*4882a593Smuzhiyun "fi; " \ 95*4882a593Smuzhiyun "fi; " \ 96*4882a593Smuzhiyun "else " \ 97*4882a593Smuzhiyun "bootz; " \ 98*4882a593Smuzhiyun "fi;\0" \ 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND \ 101*4882a593Smuzhiyun "if mmc rescan; then " \ 102*4882a593Smuzhiyun "if run loadimage; then " \ 103*4882a593Smuzhiyun "run mmcboot; " \ 104*4882a593Smuzhiyun "else run netboot; " \ 105*4882a593Smuzhiyun "fi; " \ 106*4882a593Smuzhiyun "else run netboot; fi" 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x80000000 109*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END CONFIG_SYS_MEMTEST_START + SZ_128M 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR 112*4882a593Smuzhiyun #define CONFIG_SYS_HZ 1000 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun /* Physical Memory Map */ 117*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS 1 118*4882a593Smuzhiyun #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM 121*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR 122*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET \ 125*4882a593Smuzhiyun (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 126*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR \ 127*4882a593Smuzhiyun (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* I2C configs */ 130*4882a593Smuzhiyun #define CONFIG_SYS_I2C 131*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC 132*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C1 133*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SPEED 100000 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun /* PMIC */ 136*4882a593Smuzhiyun #define CONFIG_POWER 137*4882a593Smuzhiyun #define CONFIG_POWER_I2C 138*4882a593Smuzhiyun #define CONFIG_POWER_PFUZE3000 139*4882a593Smuzhiyun #define CONFIG_POWER_PFUZE3000_I2C_ADDR 0x08 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun /* environment organization */ 142*4882a593Smuzhiyun #define CONFIG_ENV_SIZE SZ_8K 143*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET (8 * SZ_64K) 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_DEV 0 146*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_PART 0 147*4882a593Smuzhiyun #define CONFIG_MMCROOT "/dev/mmcblk0p2" 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #endif /* __PICO_IMX6UL_CONFIG_H */ 150