xref: /OK3568_Linux_fs/u-boot/include/configs/mx6sxsabresd.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Configuration settings for the Freescale i.MX6SX Sabresd board.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef __CONFIG_H
10*4882a593Smuzhiyun #define __CONFIG_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "mx6_common.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #ifdef CONFIG_SPL
15*4882a593Smuzhiyun #include "imx6_spl.h"
16*4882a593Smuzhiyun #endif
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* Size of malloc() pool */
19*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(3 * SZ_1M)
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define CONFIG_MXC_UART
22*4882a593Smuzhiyun #define CONFIG_MXC_UART_BASE		UART1_BASE
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #ifdef CONFIG_IMX_BOOTAUX
25*4882a593Smuzhiyun /* Set to QSPI2 B flash at default */
26*4882a593Smuzhiyun #define CONFIG_SYS_AUXCORE_BOOTDATA 0x78000000
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define UPDATE_M4_ENV \
29*4882a593Smuzhiyun 	"m4image=m4_qspi.bin\0" \
30*4882a593Smuzhiyun 	"loadm4image=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${m4image}\0" \
31*4882a593Smuzhiyun 	"update_m4_from_sd=" \
32*4882a593Smuzhiyun 		"if sf probe 1:0; then " \
33*4882a593Smuzhiyun 			"if run loadm4image; then " \
34*4882a593Smuzhiyun 				"setexpr fw_sz ${filesize} + 0xffff; " \
35*4882a593Smuzhiyun 				"setexpr fw_sz ${fw_sz} / 0x10000; "	\
36*4882a593Smuzhiyun 				"setexpr fw_sz ${fw_sz} * 0x10000; "	\
37*4882a593Smuzhiyun 				"sf erase 0x0 ${fw_sz}; " \
38*4882a593Smuzhiyun 				"sf write ${loadaddr} 0x0 ${filesize}; " \
39*4882a593Smuzhiyun 			"fi; " \
40*4882a593Smuzhiyun 		"fi\0" \
41*4882a593Smuzhiyun 	"m4boot=sf probe 1:0; bootaux "__stringify(CONFIG_SYS_AUXCORE_BOOTDATA)"\0"
42*4882a593Smuzhiyun #else
43*4882a593Smuzhiyun #define UPDATE_M4_ENV ""
44*4882a593Smuzhiyun #endif
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \
47*4882a593Smuzhiyun 	UPDATE_M4_ENV \
48*4882a593Smuzhiyun 	"script=boot.scr\0" \
49*4882a593Smuzhiyun 	"image=zImage\0" \
50*4882a593Smuzhiyun 	"console=ttymxc0\0" \
51*4882a593Smuzhiyun 	"fdt_high=0xffffffff\0" \
52*4882a593Smuzhiyun 	"initrd_high=0xffffffff\0" \
53*4882a593Smuzhiyun 	"fdt_file=imx6sx-sdb.dtb\0" \
54*4882a593Smuzhiyun 	"fdt_addr=0x88000000\0" \
55*4882a593Smuzhiyun 	"boot_fdt=try\0" \
56*4882a593Smuzhiyun 	"ip_dyn=yes\0" \
57*4882a593Smuzhiyun 	"videomode=video=ctfb:x:800,y:480,depth:24,pclk:29850,le:89,ri:164,up:23,lo:10,hs:10,vs:10,sync:0,vmode:0\0" \
58*4882a593Smuzhiyun 	"mmcdev=2\0" \
59*4882a593Smuzhiyun 	"mmcpart=1\0" \
60*4882a593Smuzhiyun 	"mmcroot=/dev/mmcblk0p2 rootwait rw\0" \
61*4882a593Smuzhiyun 	"mmcargs=setenv bootargs console=${console},${baudrate} " \
62*4882a593Smuzhiyun 		"root=${mmcroot}\0" \
63*4882a593Smuzhiyun 	"loadbootscript=" \
64*4882a593Smuzhiyun 		"fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
65*4882a593Smuzhiyun 	"bootscript=echo Running bootscript from mmc ...; " \
66*4882a593Smuzhiyun 		"source\0" \
67*4882a593Smuzhiyun 	"loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \
68*4882a593Smuzhiyun 	"loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \
69*4882a593Smuzhiyun 	"mmcboot=echo Booting from mmc ...; " \
70*4882a593Smuzhiyun 		"run mmcargs; " \
71*4882a593Smuzhiyun 		"if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
72*4882a593Smuzhiyun 			"if run loadfdt; then " \
73*4882a593Smuzhiyun 				"bootz ${loadaddr} - ${fdt_addr}; " \
74*4882a593Smuzhiyun 			"else " \
75*4882a593Smuzhiyun 				"if test ${boot_fdt} = try; then " \
76*4882a593Smuzhiyun 					"bootz; " \
77*4882a593Smuzhiyun 				"else " \
78*4882a593Smuzhiyun 					"echo WARN: Cannot load the DT; " \
79*4882a593Smuzhiyun 				"fi; " \
80*4882a593Smuzhiyun 			"fi; " \
81*4882a593Smuzhiyun 		"else " \
82*4882a593Smuzhiyun 			"bootz; " \
83*4882a593Smuzhiyun 		"fi;\0" \
84*4882a593Smuzhiyun 	"netargs=setenv bootargs console=${console},${baudrate} " \
85*4882a593Smuzhiyun 		"root=/dev/nfs " \
86*4882a593Smuzhiyun 	"ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
87*4882a593Smuzhiyun 		"netboot=echo Booting from net ...; " \
88*4882a593Smuzhiyun 		"run netargs; " \
89*4882a593Smuzhiyun 		"if test ${ip_dyn} = yes; then " \
90*4882a593Smuzhiyun 			"setenv get_cmd dhcp; " \
91*4882a593Smuzhiyun 		"else " \
92*4882a593Smuzhiyun 			"setenv get_cmd tftp; " \
93*4882a593Smuzhiyun 		"fi; " \
94*4882a593Smuzhiyun 		"${get_cmd} ${image}; " \
95*4882a593Smuzhiyun 		"if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
96*4882a593Smuzhiyun 			"if ${get_cmd} ${fdt_addr} ${fdt_file}; then " \
97*4882a593Smuzhiyun 				"bootz ${loadaddr} - ${fdt_addr}; " \
98*4882a593Smuzhiyun 			"else " \
99*4882a593Smuzhiyun 				"if test ${boot_fdt} = try; then " \
100*4882a593Smuzhiyun 					"bootz; " \
101*4882a593Smuzhiyun 				"else " \
102*4882a593Smuzhiyun 					"echo WARN: Cannot load the DT; " \
103*4882a593Smuzhiyun 				"fi; " \
104*4882a593Smuzhiyun 			"fi; " \
105*4882a593Smuzhiyun 		"else " \
106*4882a593Smuzhiyun 			"bootz; " \
107*4882a593Smuzhiyun 		"fi;\0"
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND \
110*4882a593Smuzhiyun 	   "mmc dev ${mmcdev};" \
111*4882a593Smuzhiyun 	   "mmc dev ${mmcdev}; if mmc rescan; then " \
112*4882a593Smuzhiyun 		   "if run loadbootscript; then " \
113*4882a593Smuzhiyun 			   "run bootscript; " \
114*4882a593Smuzhiyun 		   "else " \
115*4882a593Smuzhiyun 			   "if run loadimage; then " \
116*4882a593Smuzhiyun 				   "run mmcboot; " \
117*4882a593Smuzhiyun 			   "else run netboot; " \
118*4882a593Smuzhiyun 			   "fi; " \
119*4882a593Smuzhiyun 		   "fi; " \
120*4882a593Smuzhiyun 	   "else run netboot; fi"
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /* Miscellaneous configurable options */
123*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	0x80000000
124*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + 0x10000)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /* Physical Memory Map */
127*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS		1
128*4882a593Smuzhiyun #define PHYS_SDRAM			MMDC0_ARB_BASE_ADDR
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM
131*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	IRAM_BASE_ADDR
132*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE	IRAM_SIZE
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET \
135*4882a593Smuzhiyun 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
136*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR \
137*4882a593Smuzhiyun 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* MMC Configuration */
140*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR	USDHC4_BASE_ADDR
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /* I2C Configs */
143*4882a593Smuzhiyun #define CONFIG_SYS_I2C
144*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC
145*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C1		/* enable I2C bus 1 */
146*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C2		/* enable I2C bus 2 */
147*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C3		/* enable I2C bus 3 */
148*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SPEED		  100000
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /* PMIC */
151*4882a593Smuzhiyun #define CONFIG_POWER
152*4882a593Smuzhiyun #define CONFIG_POWER_I2C
153*4882a593Smuzhiyun #define CONFIG_POWER_PFUZE100
154*4882a593Smuzhiyun #define CONFIG_POWER_PFUZE100_I2C_ADDR	0x08
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /* Network */
157*4882a593Smuzhiyun #define CONFIG_FEC_MXC
158*4882a593Smuzhiyun #define CONFIG_MII
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define IMX_FEC_BASE			ENET_BASE_ADDR
161*4882a593Smuzhiyun #define CONFIG_FEC_MXC_PHYADDR          0x1
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define CONFIG_FEC_XCV_TYPE             RGMII
164*4882a593Smuzhiyun #define CONFIG_ETHPRIME                 "FEC"
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define CONFIG_PHY_ATHEROS
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #ifdef CONFIG_CMD_USB
169*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
170*4882a593Smuzhiyun #define CONFIG_MXC_USB_PORTSC  (PORT_PTS_UTMI | PORT_PTS_PTW)
171*4882a593Smuzhiyun #define CONFIG_MXC_USB_FLAGS   0
172*4882a593Smuzhiyun #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
173*4882a593Smuzhiyun #endif
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #ifdef CONFIG_CMD_PCI
176*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW
177*4882a593Smuzhiyun #define CONFIG_PCIE_IMX
178*4882a593Smuzhiyun #define CONFIG_PCIE_IMX_PERST_GPIO	IMX_GPIO_NR(2, 0)
179*4882a593Smuzhiyun #define CONFIG_PCIE_IMX_POWER_GPIO	IMX_GPIO_NR(2, 1)
180*4882a593Smuzhiyun #endif
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun #define CONFIG_IMX_THERMAL
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #ifdef CONFIG_FSL_QSPI
185*4882a593Smuzhiyun #define CONFIG_SYS_FSL_QSPI_LE
186*4882a593Smuzhiyun #define CONFIG_SYS_FSL_QSPI_AHB
187*4882a593Smuzhiyun #ifdef CONFIG_MX6SX_SABRESD_REVA
188*4882a593Smuzhiyun #define FSL_QSPI_FLASH_SIZE		SZ_16M
189*4882a593Smuzhiyun #else
190*4882a593Smuzhiyun #define FSL_QSPI_FLASH_SIZE		SZ_32M
191*4882a593Smuzhiyun #endif
192*4882a593Smuzhiyun #define FSL_QSPI_FLASH_NUM		2
193*4882a593Smuzhiyun #endif
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
196*4882a593Smuzhiyun #ifdef CONFIG_VIDEO
197*4882a593Smuzhiyun #define CONFIG_VIDEO_MXS
198*4882a593Smuzhiyun #define CONFIG_VIDEO_LOGO
199*4882a593Smuzhiyun #define CONFIG_SPLASH_SCREEN
200*4882a593Smuzhiyun #define CONFIG_SPLASH_SCREEN_ALIGN
201*4882a593Smuzhiyun #define CONFIG_BMP_16BPP
202*4882a593Smuzhiyun #define CONFIG_VIDEO_BMP_RLE8
203*4882a593Smuzhiyun #define CONFIG_VIDEO_BMP_LOGO
204*4882a593Smuzhiyun #define MXS_LCDIF_BASE MX6SX_LCDIF1_BASE_ADDR
205*4882a593Smuzhiyun #endif
206*4882a593Smuzhiyun #endif
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		(8 * SZ_64K)
209*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			SZ_8K
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #define CONFIG_SYS_FSL_USDHC_NUM	3
212*4882a593Smuzhiyun #if defined(CONFIG_ENV_IS_IN_MMC)
213*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_DEV		2  /*USDHC4*/
214*4882a593Smuzhiyun #endif
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #endif				/* __CONFIG_H */
217