xref: /OK3568_Linux_fs/u-boot/include/configs/mx6sxsabreauto.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Configuration settings for the Freescale i.MX6SX Sabreauto board.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef __CONFIG_H
10*4882a593Smuzhiyun #define __CONFIG_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "mx6_common.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /* Size of malloc() pool */
15*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(3 * SZ_1M)
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define CONFIG_MXC_UART
18*4882a593Smuzhiyun #define CONFIG_MXC_UART_BASE		UART1_BASE
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \
21*4882a593Smuzhiyun 	"script=boot.scr\0" \
22*4882a593Smuzhiyun 	"image=zImage\0" \
23*4882a593Smuzhiyun 	"console=ttymxc0\0" \
24*4882a593Smuzhiyun 	"fdt_high=0xffffffff\0" \
25*4882a593Smuzhiyun 	"initrd_high=0xffffffff\0" \
26*4882a593Smuzhiyun 	"fdt_file=imx6sx-sabreauto.dtb\0" \
27*4882a593Smuzhiyun 	"fdt_addr=0x88000000\0" \
28*4882a593Smuzhiyun 	"boot_fdt=try\0" \
29*4882a593Smuzhiyun 	"ip_dyn=yes\0" \
30*4882a593Smuzhiyun 	"mmcdev=0\0" \
31*4882a593Smuzhiyun 	"mmcpart=1\0" \
32*4882a593Smuzhiyun 	"mmcroot=/dev/mmcblk0p2 rootwait rw\0" \
33*4882a593Smuzhiyun 	"mmcargs=setenv bootargs console=${console},${baudrate} " \
34*4882a593Smuzhiyun 		"root=${mmcroot}\0" \
35*4882a593Smuzhiyun 	"loadbootscript=" \
36*4882a593Smuzhiyun 		"fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
37*4882a593Smuzhiyun 	"bootscript=echo Running bootscript from mmc ...; " \
38*4882a593Smuzhiyun 		"source\0" \
39*4882a593Smuzhiyun 	"loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \
40*4882a593Smuzhiyun 	"loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \
41*4882a593Smuzhiyun 	"mmcboot=echo Booting from mmc ...; " \
42*4882a593Smuzhiyun 		"run mmcargs; " \
43*4882a593Smuzhiyun 		"if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
44*4882a593Smuzhiyun 			"if run loadfdt; then " \
45*4882a593Smuzhiyun 				"bootz ${loadaddr} - ${fdt_addr}; " \
46*4882a593Smuzhiyun 			"else " \
47*4882a593Smuzhiyun 				"if test ${boot_fdt} = try; then " \
48*4882a593Smuzhiyun 					"bootz; " \
49*4882a593Smuzhiyun 				"else " \
50*4882a593Smuzhiyun 					"echo WARN: Cannot load the DT; " \
51*4882a593Smuzhiyun 				"fi; " \
52*4882a593Smuzhiyun 			"fi; " \
53*4882a593Smuzhiyun 		"else " \
54*4882a593Smuzhiyun 			"bootz; " \
55*4882a593Smuzhiyun 		"fi;\0" \
56*4882a593Smuzhiyun 	"netargs=setenv bootargs console=${console},${baudrate} " \
57*4882a593Smuzhiyun 		"root=/dev/nfs " \
58*4882a593Smuzhiyun 	"ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
59*4882a593Smuzhiyun 		"netboot=echo Booting from net ...; " \
60*4882a593Smuzhiyun 		"run netargs; " \
61*4882a593Smuzhiyun 		"if test ${ip_dyn} = yes; then " \
62*4882a593Smuzhiyun 			"setenv get_cmd dhcp; " \
63*4882a593Smuzhiyun 		"else " \
64*4882a593Smuzhiyun 			"setenv get_cmd tftp; " \
65*4882a593Smuzhiyun 		"fi; " \
66*4882a593Smuzhiyun 		"${get_cmd} ${image}; " \
67*4882a593Smuzhiyun 		"if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
68*4882a593Smuzhiyun 			"if ${get_cmd} ${fdt_addr} ${fdt_file}; then " \
69*4882a593Smuzhiyun 				"bootz ${loadaddr} - ${fdt_addr}; " \
70*4882a593Smuzhiyun 			"else " \
71*4882a593Smuzhiyun 				"if test ${boot_fdt} = try; then " \
72*4882a593Smuzhiyun 					"bootz; " \
73*4882a593Smuzhiyun 				"else " \
74*4882a593Smuzhiyun 					"echo WARN: Cannot load the DT; " \
75*4882a593Smuzhiyun 				"fi; " \
76*4882a593Smuzhiyun 			"fi; " \
77*4882a593Smuzhiyun 		"else " \
78*4882a593Smuzhiyun 			"bootz; " \
79*4882a593Smuzhiyun 		"fi;\0"
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND \
82*4882a593Smuzhiyun 	   "mmc dev ${mmcdev};" \
83*4882a593Smuzhiyun 	   "mmc dev ${mmcdev}; if mmc rescan; then " \
84*4882a593Smuzhiyun 		   "if run loadbootscript; then " \
85*4882a593Smuzhiyun 			   "run bootscript; " \
86*4882a593Smuzhiyun 		   "else " \
87*4882a593Smuzhiyun 			   "if run loadimage; then " \
88*4882a593Smuzhiyun 				   "run mmcboot; " \
89*4882a593Smuzhiyun 			   "else run netboot; " \
90*4882a593Smuzhiyun 			   "fi; " \
91*4882a593Smuzhiyun 		   "fi; " \
92*4882a593Smuzhiyun 	   "else run netboot; fi"
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* Miscellaneous configurable options */
95*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	0x80000000
96*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + 0x10000)
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /* Physical Memory Map */
99*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS		1
100*4882a593Smuzhiyun #define PHYS_SDRAM			MMDC0_ARB_BASE_ADDR
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM
103*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	IRAM_BASE_ADDR
104*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE	IRAM_SIZE
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET \
107*4882a593Smuzhiyun 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
108*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR \
109*4882a593Smuzhiyun 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* MMC Configuration */
112*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR	USDHC3_BASE_ADDR
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /* I2C Configs */
115*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC
116*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C1		/* enable I2C bus 1 */
117*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C2		/* enable I2C bus 2 */
118*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C3		/* enable I2C bus 3 */
119*4882a593Smuzhiyun #define CONFIG_SYS_I2C_SPEED		  100000
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* NAND stuff */
122*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE     1
123*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE           0x40000000
124*4882a593Smuzhiyun #define CONFIG_SYS_NAND_5_ADDR_CYCLE
125*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ONFI_DETECTION
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* DMA stuff, needed for GPMI/MXS NAND support */
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* Network */
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define CONFIG_FEC_MXC
132*4882a593Smuzhiyun #define CONFIG_MII
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define IMX_FEC_BASE			ENET2_BASE_ADDR
135*4882a593Smuzhiyun #define CONFIG_FEC_MXC_PHYADDR          0x0
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define CONFIG_FEC_XCV_TYPE             RGMII
138*4882a593Smuzhiyun #define CONFIG_ETHPRIME                 "FEC"
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define CONFIG_PHY_ATHEROS
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #ifdef CONFIG_CMD_USB
143*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
144*4882a593Smuzhiyun #define CONFIG_MXC_USB_PORTSC  (PORT_PTS_UTMI | PORT_PTS_PTW)
145*4882a593Smuzhiyun #define CONFIG_MXC_USB_FLAGS   0
146*4882a593Smuzhiyun #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
147*4882a593Smuzhiyun #endif
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define CONFIG_IMX_THERMAL
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #ifdef CONFIG_FSL_QSPI
152*4882a593Smuzhiyun #define CONFIG_SYS_FSL_QSPI_AHB
153*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_BUS		0
154*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_CS		0
155*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_SPEED	40000000
156*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_MODE		SPI_MODE_0
157*4882a593Smuzhiyun #define FSL_QSPI_FLASH_SIZE		SZ_32M
158*4882a593Smuzhiyun #define FSL_QSPI_FLASH_NUM		2
159*4882a593Smuzhiyun #endif
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		(8 * SZ_64K)
162*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			SZ_8K
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define CONFIG_SYS_FSL_USDHC_NUM	2
165*4882a593Smuzhiyun #if defined(CONFIG_ENV_IS_IN_MMC)
166*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_DEV		0  /*USDHC3*/
167*4882a593Smuzhiyun #endif
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #endif				/* __CONFIG_H */
170