xref: /OK3568_Linux_fs/u-boot/include/configs/mx53loco.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  * Jason Liu <r64343@freescale.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Configuration settings for Freescale MX53 low cost board.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __CONFIG_H
11*4882a593Smuzhiyun #define __CONFIG_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define CONFIG_MACH_TYPE	MACH_TYPE_MX53_LOCO
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define CONFIG_CMDLINE_TAG
18*4882a593Smuzhiyun #define CONFIG_SETUP_MEMORY_TAGS
19*4882a593Smuzhiyun #define CONFIG_INITRD_TAG
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CLK
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* Size of malloc() pool */
24*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(10 * 1024 * 1024)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define CONFIG_MXC_GPIO
27*4882a593Smuzhiyun #define CONFIG_REVISION_TAG
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define CONFIG_MXC_UART
30*4882a593Smuzhiyun #define CONFIG_MXC_UART_BASE	UART1_BASE
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* MMC Configs */
33*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC
34*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR	0
35*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_NUM	2
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* Eth Configs */
38*4882a593Smuzhiyun #define CONFIG_MII
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define CONFIG_FEC_MXC
41*4882a593Smuzhiyun #define IMX_FEC_BASE	FEC_BASE_ADDR
42*4882a593Smuzhiyun #define CONFIG_FEC_MXC_PHYADDR	0x1F
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* USB Configs */
45*4882a593Smuzhiyun #define CONFIG_USB_EHCI_MX5
46*4882a593Smuzhiyun #define CONFIG_MXC_USB_PORT	1
47*4882a593Smuzhiyun #define CONFIG_MXC_USB_PORTSC	(PORT_PTS_UTMI | PORT_PTS_PTW)
48*4882a593Smuzhiyun #define CONFIG_MXC_USB_FLAGS	0
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* I2C Configs */
51*4882a593Smuzhiyun #define CONFIG_SYS_I2C
52*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC
53*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C1		/* enable I2C bus 1 */
54*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C2		/* enable I2C bus 2 */
55*4882a593Smuzhiyun #define CONFIG_SYS_I2C_MXC_I2C3		/* enable I2C bus 3 */
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* PMIC Controller */
58*4882a593Smuzhiyun #define CONFIG_POWER
59*4882a593Smuzhiyun #define CONFIG_POWER_I2C
60*4882a593Smuzhiyun #define CONFIG_DIALOG_POWER
61*4882a593Smuzhiyun #define CONFIG_POWER_FSL
62*4882a593Smuzhiyun #define CONFIG_POWER_FSL_MC13892
63*4882a593Smuzhiyun #define CONFIG_SYS_DIALOG_PMIC_I2C_ADDR	0x48
64*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PMIC_I2C_ADDR	0x8
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* allow to overwrite serial and ethaddr */
67*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE
68*4882a593Smuzhiyun #define CONFIG_CONS_INDEX		1
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /* Command definition */
71*4882a593Smuzhiyun #define CONFIG_SUPPORT_RAW_INITRD
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define CONFIG_ETHPRIME		"FEC0"
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define CONFIG_LOADADDR		0x72000000	/* loadaddr env var */
77*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE    0x77800000
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \
80*4882a593Smuzhiyun 	"script=boot.scr\0" \
81*4882a593Smuzhiyun 	"image=zImage\0" \
82*4882a593Smuzhiyun 	"fdt_addr=0x71000000\0" \
83*4882a593Smuzhiyun 	"boot_fdt=try\0" \
84*4882a593Smuzhiyun 	"ip_dyn=yes\0" \
85*4882a593Smuzhiyun 	"mmcdev=0\0" \
86*4882a593Smuzhiyun 	"mmcpart=1\0" \
87*4882a593Smuzhiyun 	"mmcroot=/dev/mmcblk0p2 rw rootwait\0" \
88*4882a593Smuzhiyun 	"mmcargs=setenv bootargs console=ttymxc0,${baudrate} root=${mmcroot}\0" \
89*4882a593Smuzhiyun 	"loadbootscript=" \
90*4882a593Smuzhiyun 		"load mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
91*4882a593Smuzhiyun 	"bootscript=echo Running bootscript from mmc ...; " \
92*4882a593Smuzhiyun 		"source\0" \
93*4882a593Smuzhiyun 	"loadimage=load mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \
94*4882a593Smuzhiyun 	"loadfdt=load mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \
95*4882a593Smuzhiyun 	"mmcboot=echo Booting from mmc ...; " \
96*4882a593Smuzhiyun 		"run mmcargs; " \
97*4882a593Smuzhiyun 		"if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
98*4882a593Smuzhiyun 			"if run loadfdt; then " \
99*4882a593Smuzhiyun 				"bootz ${loadaddr} - ${fdt_addr}; " \
100*4882a593Smuzhiyun 			"else " \
101*4882a593Smuzhiyun 				"if test ${boot_fdt} = try; then " \
102*4882a593Smuzhiyun 					"bootz; " \
103*4882a593Smuzhiyun 				"else " \
104*4882a593Smuzhiyun 					"echo WARN: Cannot load the DT; " \
105*4882a593Smuzhiyun 				"fi; " \
106*4882a593Smuzhiyun 			"fi; " \
107*4882a593Smuzhiyun 		"else " \
108*4882a593Smuzhiyun 			"bootz; " \
109*4882a593Smuzhiyun 		"fi;\0" \
110*4882a593Smuzhiyun 	"netargs=setenv bootargs console=ttymxc0,${baudrate} " \
111*4882a593Smuzhiyun 		"root=/dev/nfs " \
112*4882a593Smuzhiyun 		"ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
113*4882a593Smuzhiyun 	"netboot=echo Booting from net ...; " \
114*4882a593Smuzhiyun 		"run netargs; " \
115*4882a593Smuzhiyun 		"if test ${ip_dyn} = yes; then " \
116*4882a593Smuzhiyun 			"setenv get_cmd dhcp; " \
117*4882a593Smuzhiyun 		"else " \
118*4882a593Smuzhiyun 			"setenv get_cmd tftp; " \
119*4882a593Smuzhiyun 		"fi; " \
120*4882a593Smuzhiyun 		"${get_cmd} ${image}; " \
121*4882a593Smuzhiyun 		"if test ${boot_fdt} = yes ||  test ${boot_fdt} = try; then " \
122*4882a593Smuzhiyun 			"if ${get_cmd} ${fdt_addr} ${fdt_file}; then " \
123*4882a593Smuzhiyun 				"bootz ${loadaddr} - ${fdt_addr}; " \
124*4882a593Smuzhiyun 			"else " \
125*4882a593Smuzhiyun 				"if test ${boot_fdt} = try; then " \
126*4882a593Smuzhiyun 					"bootz; " \
127*4882a593Smuzhiyun 				"else " \
128*4882a593Smuzhiyun 					"echo ERROR: Cannot load the DT; " \
129*4882a593Smuzhiyun 					"exit; " \
130*4882a593Smuzhiyun 				"fi; " \
131*4882a593Smuzhiyun 			"fi; " \
132*4882a593Smuzhiyun 		"else " \
133*4882a593Smuzhiyun 			"bootz; " \
134*4882a593Smuzhiyun 		"fi;\0"
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND \
137*4882a593Smuzhiyun 	"mmc dev ${mmcdev}; if mmc rescan; then " \
138*4882a593Smuzhiyun 		"if run loadbootscript; then " \
139*4882a593Smuzhiyun 			"run bootscript; " \
140*4882a593Smuzhiyun 		"else " \
141*4882a593Smuzhiyun 			"if run loadimage; then " \
142*4882a593Smuzhiyun 				"run mmcboot; " \
143*4882a593Smuzhiyun 			"else run netboot; " \
144*4882a593Smuzhiyun 			"fi; " \
145*4882a593Smuzhiyun 		"fi; " \
146*4882a593Smuzhiyun 	"else run netboot; fi"
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #define CONFIG_ARP_TIMEOUT	200UL
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /* Miscellaneous configurable options */
151*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP		/* undef to save memory */
152*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE
153*4882a593Smuzhiyun #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START       0x70000000
156*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END         0x70010000
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR		CONFIG_LOADADDR
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /* Physical Memory Map */
163*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS	2
164*4882a593Smuzhiyun #define PHYS_SDRAM_1			CSD0_BASE_ADDR
165*4882a593Smuzhiyun #define PHYS_SDRAM_1_SIZE		(gd->bd->bi_dram[0].size)
166*4882a593Smuzhiyun #define PHYS_SDRAM_2			CSD1_BASE_ADDR
167*4882a593Smuzhiyun #define PHYS_SDRAM_2_SIZE		(gd->bd->bi_dram[1].size)
168*4882a593Smuzhiyun #define PHYS_SDRAM_SIZE			(gd->ram_size)
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		(PHYS_SDRAM_1)
171*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	(IRAM_BASE_ADDR)
172*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE	(IRAM_SIZE)
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET \
175*4882a593Smuzhiyun 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
176*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR \
177*4882a593Smuzhiyun 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /* environment organization */
180*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET      (6 * 64 * 1024)
181*4882a593Smuzhiyun #define CONFIG_ENV_SIZE        (8 * 1024)
182*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_DEV 0
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #ifdef CONFIG_CMD_SATA
185*4882a593Smuzhiyun 	#define CONFIG_DWC_AHSATA
186*4882a593Smuzhiyun 	#define CONFIG_SYS_SATA_MAX_DEVICE      1
187*4882a593Smuzhiyun 	#define CONFIG_DWC_AHSATA_PORT_ID       0
188*4882a593Smuzhiyun 	#define CONFIG_DWC_AHSATA_BASE_ADDR     SATA_BASE_ADDR
189*4882a593Smuzhiyun 	#define CONFIG_LBA48
190*4882a593Smuzhiyun 	#define CONFIG_LIBATA
191*4882a593Smuzhiyun #endif
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /* Framebuffer and LCD */
194*4882a593Smuzhiyun #define CONFIG_PREBOOT
195*4882a593Smuzhiyun #define CONFIG_VIDEO_IPUV3
196*4882a593Smuzhiyun #define CONFIG_VIDEO_BMP_RLE8
197*4882a593Smuzhiyun #define CONFIG_SPLASH_SCREEN
198*4882a593Smuzhiyun #define CONFIG_BMP_16BPP
199*4882a593Smuzhiyun #define CONFIG_VIDEO_LOGO
200*4882a593Smuzhiyun #define CONFIG_IPUV3_CLK	200000000
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #endif				/* __CONFIG_H */
203