xref: /OK3568_Linux_fs/u-boot/include/configs/mpc8308_p1m.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2009-2010 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef __CONFIG_H
10*4882a593Smuzhiyun #define __CONFIG_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun /*
13*4882a593Smuzhiyun  * High Level Configuration Options
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun #define CONFIG_E300		1 /* E300 family */
16*4882a593Smuzhiyun #define CONFIG_MPC830x		1 /* MPC830x family */
17*4882a593Smuzhiyun #define CONFIG_MPC8308		1 /* MPC8308 CPU specific */
18*4882a593Smuzhiyun #define CONFIG_MPC8308_P1M	1 /* mpc8308_p1m board specific */
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE
21*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE	0xFC000000
22*4882a593Smuzhiyun #endif
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun  * On-board devices
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  * TSECs
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun #define CONFIG_TSEC1
30*4882a593Smuzhiyun #define CONFIG_TSEC2
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun  * System Clock Setup
34*4882a593Smuzhiyun  */
35*4882a593Smuzhiyun #define CONFIG_83XX_CLKIN	33333333 /* in Hz */
36*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ	CONFIG_83XX_CLKIN
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun  * Hardware Reset Configuration Word
40*4882a593Smuzhiyun  * if CLKIN is 66.66MHz, then
41*4882a593Smuzhiyun  * CSB = 133MHz, DDRC = 266MHz, LBC = 133MHz
42*4882a593Smuzhiyun  * We choose the A type silicon as default, so the core is 400Mhz.
43*4882a593Smuzhiyun  */
44*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_LOW (\
45*4882a593Smuzhiyun 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
46*4882a593Smuzhiyun 	HRCWL_DDR_TO_SCB_CLK_2X1 |\
47*4882a593Smuzhiyun 	HRCWL_SVCOD_DIV_2 |\
48*4882a593Smuzhiyun 	HRCWL_CSB_TO_CLKIN_4X1 |\
49*4882a593Smuzhiyun 	HRCWL_CORE_TO_CSB_3X1)
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun  * There are neither HRCWH_PCI_HOST nor HRCWH_PCI1_ARBITER_ENABLE bits
52*4882a593Smuzhiyun  * in 8308's HRCWH according to the manual, but original Freescale's
53*4882a593Smuzhiyun  * code has them and I've expirienced some problems using the board
54*4882a593Smuzhiyun  * with BDI3000 attached when I've tried to set these bits to zero
55*4882a593Smuzhiyun  * (UART doesn't work after the 'reset run' command).
56*4882a593Smuzhiyun  */
57*4882a593Smuzhiyun #define CONFIG_SYS_HRCW_HIGH (\
58*4882a593Smuzhiyun 	HRCWH_PCI_HOST |\
59*4882a593Smuzhiyun 	HRCWH_PCI1_ARBITER_ENABLE |\
60*4882a593Smuzhiyun 	HRCWH_CORE_ENABLE |\
61*4882a593Smuzhiyun 	HRCWH_FROM_0X00000100 |\
62*4882a593Smuzhiyun 	HRCWH_BOOTSEQ_DISABLE |\
63*4882a593Smuzhiyun 	HRCWH_SW_WATCHDOG_DISABLE |\
64*4882a593Smuzhiyun 	HRCWH_ROM_LOC_LOCAL_16BIT |\
65*4882a593Smuzhiyun 	HRCWH_RL_EXT_LEGACY |\
66*4882a593Smuzhiyun 	HRCWH_TSEC1M_IN_MII |\
67*4882a593Smuzhiyun 	HRCWH_TSEC2M_IN_MII |\
68*4882a593Smuzhiyun 	HRCWH_BIG_ENDIAN)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /*
71*4882a593Smuzhiyun  * System IO Config
72*4882a593Smuzhiyun  */
73*4882a593Smuzhiyun #define CONFIG_SYS_SICRH (\
74*4882a593Smuzhiyun 	SICRH_ESDHC_A_GPIO |\
75*4882a593Smuzhiyun 	SICRH_ESDHC_B_GPIO |\
76*4882a593Smuzhiyun 	SICRH_ESDHC_C_GTM |\
77*4882a593Smuzhiyun 	SICRH_GPIO_A_TSEC2 |\
78*4882a593Smuzhiyun 	SICRH_GPIO_B_TSEC2_TX_CLK |\
79*4882a593Smuzhiyun 	SICRH_IEEE1588_A_GPIO |\
80*4882a593Smuzhiyun 	SICRH_USB |\
81*4882a593Smuzhiyun 	SICRH_GTM_GPIO |\
82*4882a593Smuzhiyun 	SICRH_IEEE1588_B_GPIO |\
83*4882a593Smuzhiyun 	SICRH_ETSEC2_CRS |\
84*4882a593Smuzhiyun 	SICRH_GPIOSEL_1 |\
85*4882a593Smuzhiyun 	SICRH_TMROBI_V3P3 |\
86*4882a593Smuzhiyun 	SICRH_TSOBI1_V3P3 |\
87*4882a593Smuzhiyun 	SICRH_TSOBI2_V3P3)	/* 0xf577d100 */
88*4882a593Smuzhiyun #define CONFIG_SYS_SICRL (\
89*4882a593Smuzhiyun 	SICRL_SPI_PF0 |\
90*4882a593Smuzhiyun 	SICRL_UART_PF0 |\
91*4882a593Smuzhiyun 	SICRL_IRQ_PF0 |\
92*4882a593Smuzhiyun 	SICRL_I2C2_PF0 |\
93*4882a593Smuzhiyun 	SICRL_ETSEC1_TX_CLK)	/* 0x00000000 */
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_PRELIM
96*4882a593Smuzhiyun /* GPIO Default input/output settings */
97*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_DIR        0x7AAF8C00
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun  * Default GPIO values:
100*4882a593Smuzhiyun  * LED#1 enabled; WLAN enabled; Both COM LED on (orange)
101*4882a593Smuzhiyun  */
102*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_DAT        0x08008C00
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /*
105*4882a593Smuzhiyun  * IMMR new address
106*4882a593Smuzhiyun  */
107*4882a593Smuzhiyun #define CONFIG_SYS_IMMR		0xE0000000
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /*
110*4882a593Smuzhiyun  * SERDES
111*4882a593Smuzhiyun  */
112*4882a593Smuzhiyun #define CONFIG_FSL_SERDES
113*4882a593Smuzhiyun #define CONFIG_FSL_SERDES1	0xe3000
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /*
116*4882a593Smuzhiyun  * Arbiter Setup
117*4882a593Smuzhiyun  */
118*4882a593Smuzhiyun #define CONFIG_SYS_ACR_PIPE_DEP	3 /* Arbiter pipeline depth is 4 */
119*4882a593Smuzhiyun #define CONFIG_SYS_ACR_RPTCNT	3 /* Arbiter repeat count is 4 */
120*4882a593Smuzhiyun #define CONFIG_SYS_SPCR_TSECEP	3 /* eTSEC emergency priority is highest */
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /*
123*4882a593Smuzhiyun  * DDR Setup
124*4882a593Smuzhiyun  */
125*4882a593Smuzhiyun #define CONFIG_SYS_DDR_BASE		0x00000000 /* DDR is system memory */
126*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
127*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
128*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
129*4882a593Smuzhiyun #define CONFIG_SYS_DDRCDR_VALUE	(DDRCDR_EN \
130*4882a593Smuzhiyun 				| DDRCDR_PZ_LOZ \
131*4882a593Smuzhiyun 				| DDRCDR_NZ_LOZ \
132*4882a593Smuzhiyun 				| DDRCDR_ODT \
133*4882a593Smuzhiyun 				| DDRCDR_Q_DRN)
134*4882a593Smuzhiyun 				/* 0x7b880001 */
135*4882a593Smuzhiyun /*
136*4882a593Smuzhiyun  * Manually set up DDR parameters
137*4882a593Smuzhiyun  * consist of two chips HY5PS12621BFP-C4 from HYNIX
138*4882a593Smuzhiyun  */
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SIZE		128 /* MB */
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_BNDS	0x00000007
143*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
144*4882a593Smuzhiyun 					| CSCONFIG_ODT_RD_NEVER \
145*4882a593Smuzhiyun 					| CSCONFIG_ODT_WR_ONLY_CURRENT \
146*4882a593Smuzhiyun 					| CSCONFIG_ROW_BIT_13 \
147*4882a593Smuzhiyun 					| CSCONFIG_COL_BIT_10)
148*4882a593Smuzhiyun 					/* 0x80010102 */
149*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_3	0x00000000
150*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_0	((0 << TIMING_CFG0_RWT_SHIFT) \
151*4882a593Smuzhiyun 				| (0 << TIMING_CFG0_WRT_SHIFT) \
152*4882a593Smuzhiyun 				| (0 << TIMING_CFG0_RRT_SHIFT) \
153*4882a593Smuzhiyun 				| (0 << TIMING_CFG0_WWT_SHIFT) \
154*4882a593Smuzhiyun 				| (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
155*4882a593Smuzhiyun 				| (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
156*4882a593Smuzhiyun 				| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
157*4882a593Smuzhiyun 				| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
158*4882a593Smuzhiyun 				/* 0x00220802 */
159*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_1	((2 << TIMING_CFG1_PRETOACT_SHIFT) \
160*4882a593Smuzhiyun 				| (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
161*4882a593Smuzhiyun 				| (2 << TIMING_CFG1_ACTTORW_SHIFT) \
162*4882a593Smuzhiyun 				| (5 << TIMING_CFG1_CASLAT_SHIFT) \
163*4882a593Smuzhiyun 				| (6 << TIMING_CFG1_REFREC_SHIFT) \
164*4882a593Smuzhiyun 				| (2 << TIMING_CFG1_WRREC_SHIFT) \
165*4882a593Smuzhiyun 				| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
166*4882a593Smuzhiyun 				| (2 << TIMING_CFG1_WRTORD_SHIFT))
167*4882a593Smuzhiyun 				/* 0x27256222 */
168*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_2	((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
169*4882a593Smuzhiyun 				| (4 << TIMING_CFG2_CPO_SHIFT) \
170*4882a593Smuzhiyun 				| (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
171*4882a593Smuzhiyun 				| (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
172*4882a593Smuzhiyun 				| (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
173*4882a593Smuzhiyun 				| (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
174*4882a593Smuzhiyun 				| (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
175*4882a593Smuzhiyun 				/* 0x121048c5 */
176*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INTERVAL	((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
177*4882a593Smuzhiyun 				| (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
178*4882a593Smuzhiyun 				/* 0x03600100 */
179*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CFG	(SDRAM_CFG_SREN \
180*4882a593Smuzhiyun 				| SDRAM_CFG_SDRAM_TYPE_DDR2 \
181*4882a593Smuzhiyun 				| SDRAM_CFG_DBW_32)
182*4882a593Smuzhiyun 				/* 0x43080000 */
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_CFG2	0x00401000 /* 1 posted refresh */
185*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE		((0x0448 << SDRAM_MODE_ESD_SHIFT) \
186*4882a593Smuzhiyun 				| (0x0232 << SDRAM_MODE_SD_SHIFT))
187*4882a593Smuzhiyun 				/* ODT 150ohm CL=3, AL=1 on SDRAM */
188*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE2		0x00000000
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /*
191*4882a593Smuzhiyun  * Memory test
192*4882a593Smuzhiyun  */
193*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	0x00001000 /* memtest region */
194*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		0x07f00000
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun  * The reserved memory
198*4882a593Smuzhiyun  */
199*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE /* start of monitor */
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN	(384 * 1024) /* Reserve 384 kB for Mon */
202*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN	(512 * 1024) /* Reserved for malloc */
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun /*
205*4882a593Smuzhiyun  * Initial RAM Base Address Setup
206*4882a593Smuzhiyun  */
207*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK	1
208*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0xE6000000 /* Initial RAM address */
209*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE	0x1000 /* Size of used area in RAM */
210*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	\
211*4882a593Smuzhiyun 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /*
214*4882a593Smuzhiyun  * Local Bus Configuration & Clock Setup
215*4882a593Smuzhiyun  */
216*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_DBYP		LCRR_DBYP
217*4882a593Smuzhiyun #define CONFIG_SYS_LCRR_CLKDIV		LCRR_CLKDIV_2
218*4882a593Smuzhiyun #define CONFIG_SYS_LBC_LBCR		0x00040000
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /*
221*4882a593Smuzhiyun  * FLASH on the Local Bus
222*4882a593Smuzhiyun  */
223*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
224*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER		/* use the CFI driver */
225*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE		0xFC000000 /* FLASH base address */
228*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_SIZE		64 /* FLASH size is 64M */
229*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_PROTECTION	1 /* Use h/w Flash protection. */
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /* Window base at flash base */
232*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
233*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR0_PRELIM	(LBLAWAR_EN | LBLAWAR_64MB)
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE \
236*4882a593Smuzhiyun 				| BR_PS_16	/* 16 bit port */ \
237*4882a593Smuzhiyun 				| BR_MS_GPCM	/* MSEL = GPCM */ \
238*4882a593Smuzhiyun 				| BR_V)		/* valid */
239*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM	(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
240*4882a593Smuzhiyun 				| OR_UPM_XAM \
241*4882a593Smuzhiyun 				| OR_GPCM_CSNT \
242*4882a593Smuzhiyun 				| OR_GPCM_ACS_DIV2 \
243*4882a593Smuzhiyun 				| OR_GPCM_XACS \
244*4882a593Smuzhiyun 				| OR_GPCM_SCY_4 \
245*4882a593Smuzhiyun 				| OR_GPCM_TRLX_SET \
246*4882a593Smuzhiyun 				| OR_GPCM_EHTR_SET)
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS	1 /* number of banks */
249*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT	512
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun /* Flash Erase Timeout (ms) */
252*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT	(1000 * 1024)
253*4882a593Smuzhiyun /* Flash Write Timeout (ms) */
254*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT	(500 * 1024)
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun /*
257*4882a593Smuzhiyun  * SJA1000 CAN controller on Local Bus
258*4882a593Smuzhiyun  */
259*4882a593Smuzhiyun #define CONFIG_SYS_SJA1000_BASE	0xFBFF0000
260*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_SJA1000_BASE \
261*4882a593Smuzhiyun 				| BR_PS_8	/* 8 bit port size */ \
262*4882a593Smuzhiyun 				| BR_MS_GPCM	/* MSEL = GPCM */ \
263*4882a593Smuzhiyun 				| BR_V)		/* valid */
264*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM	(OR_AM_32KB \
265*4882a593Smuzhiyun 				| OR_GPCM_SCY_5 \
266*4882a593Smuzhiyun 				| OR_GPCM_EHTR_SET)
267*4882a593Smuzhiyun 				/* 0xFFFF8052 */
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_SJA1000_BASE
270*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR1_PRELIM	(LBLAWAR_EN | LBLAWAR_32KB)
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun /*
273*4882a593Smuzhiyun  * CPLD on Local Bus
274*4882a593Smuzhiyun  */
275*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_BASE	0xFBFF8000
276*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM	(CONFIG_SYS_CPLD_BASE \
277*4882a593Smuzhiyun 				| BR_PS_8	/* 8 bit port */ \
278*4882a593Smuzhiyun 				| BR_MS_GPCM	/* MSEL = GPCM */ \
279*4882a593Smuzhiyun 				| BR_V)		/* valid */
280*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM	(OR_AM_32KB \
281*4882a593Smuzhiyun 				| OR_GPCM_SCY_4 \
282*4882a593Smuzhiyun 				| OR_GPCM_EHTR_SET)
283*4882a593Smuzhiyun 				/* 0xFFFF8042 */
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWBAR2_PRELIM	CONFIG_SYS_CPLD_BASE
286*4882a593Smuzhiyun #define CONFIG_SYS_LBLAWAR2_PRELIM	(LBLAWAR_EN | LBLAWAR_32KB)
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /*
289*4882a593Smuzhiyun  * Serial Port
290*4882a593Smuzhiyun  */
291*4882a593Smuzhiyun #define CONFIG_CONS_INDEX	1
292*4882a593Smuzhiyun #undef CONFIG_SERIAL_SOFTWARE_FIFO
293*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL
294*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE	1
295*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE  \
298*4882a593Smuzhiyun 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR + 0x4500)
301*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR + 0x4600)
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun /* I2C */
304*4882a593Smuzhiyun #define CONFIG_SYS_I2C
305*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL
306*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED	400000
307*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
308*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED	400000
309*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
310*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
311*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun /*
314*4882a593Smuzhiyun  * General PCI
315*4882a593Smuzhiyun  * Addresses are mapped 1-1.
316*4882a593Smuzhiyun  */
317*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_BASE		0xA0000000
318*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BASE	0xA0000000
319*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS	0xA0000000
320*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000
321*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_CFG_BASE	0xB0000000
322*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_CFG_SIZE	0x01000000
323*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BASE	0x00000000
324*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS	0xB1000000
325*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun /* enable PCIE clock */
328*4882a593Smuzhiyun #define CONFIG_SYS_SCCR_PCIEXP1CM	1
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE
331*4882a593Smuzhiyun #define CONFIG_PCIE
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957	/* Freescale */
334*4882a593Smuzhiyun #define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun /*
337*4882a593Smuzhiyun  * TSEC
338*4882a593Smuzhiyun  */
339*4882a593Smuzhiyun #define CONFIG_TSEC_ENET	/* TSEC ethernet support */
340*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1_OFFSET	0x24000
341*4882a593Smuzhiyun #define CONFIG_SYS_TSEC1	(CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
342*4882a593Smuzhiyun #define CONFIG_SYS_TSEC2_OFFSET	0x25000
343*4882a593Smuzhiyun #define CONFIG_SYS_TSEC2	(CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun /*
346*4882a593Smuzhiyun  * TSEC ethernet configuration
347*4882a593Smuzhiyun  */
348*4882a593Smuzhiyun #define CONFIG_MII		1 /* MII PHY management */
349*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME	"eTSEC0"
350*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME	"eTSEC1"
351*4882a593Smuzhiyun #define TSEC1_PHY_ADDR		1
352*4882a593Smuzhiyun #define TSEC2_PHY_ADDR		2
353*4882a593Smuzhiyun #define TSEC1_PHYIDX		0
354*4882a593Smuzhiyun #define TSEC2_PHYIDX		0
355*4882a593Smuzhiyun #define TSEC1_FLAGS		0
356*4882a593Smuzhiyun #define TSEC2_FLAGS		0
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun /* Options are: eTSEC[0-1] */
359*4882a593Smuzhiyun #define CONFIG_ETHPRIME		"eTSEC0"
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun /*
362*4882a593Smuzhiyun  * Environment
363*4882a593Smuzhiyun  */
364*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + \
365*4882a593Smuzhiyun 				 CONFIG_SYS_MONITOR_LEN)
366*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K(one sector) for env */
367*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x2000
368*4882a593Smuzhiyun #define CONFIG_ENV_ADDR_REDUND	(CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
369*4882a593Smuzhiyun #define CONFIG_ENV_SIZE_REDUND	CONFIG_ENV_SIZE
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
372*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun /*
375*4882a593Smuzhiyun  * BOOTP options
376*4882a593Smuzhiyun  */
377*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE
378*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH
379*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY
380*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun /*
383*4882a593Smuzhiyun  * Command line configuration.
384*4882a593Smuzhiyun  */
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING	1	/* add command line history */
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun /*
389*4882a593Smuzhiyun  * Miscellaneous configurable options
390*4882a593Smuzhiyun  */
391*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP		/* undef to save memory */
392*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR		0x2000000 /* default load address */
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun #define CONFIG_SYS_CBSIZE	1024 /* Console I/O Buffer Size */
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun /* Boot Argument Buffer Size */
397*4882a593Smuzhiyun #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun /*
400*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
401*4882a593Smuzhiyun  * have to be in the first 8 MB of memory, since this is
402*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization.
403*4882a593Smuzhiyun  */
404*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ	(256 << 20) /* Initial Memory map for Linux */
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun /*
407*4882a593Smuzhiyun  * Core HID Setup
408*4882a593Smuzhiyun  */
409*4882a593Smuzhiyun #define CONFIG_SYS_HID0_INIT	0x000000000
410*4882a593Smuzhiyun #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK | \
411*4882a593Smuzhiyun 				 HID0_ENABLE_INSTRUCTION_CACHE | \
412*4882a593Smuzhiyun 				 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
413*4882a593Smuzhiyun #define CONFIG_SYS_HID2		HID2_HBE
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun /*
416*4882a593Smuzhiyun  * MMU Setup
417*4882a593Smuzhiyun  */
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun /* DDR: cache cacheable */
420*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
421*4882a593Smuzhiyun 					BATL_MEMCOHERENCE)
422*4882a593Smuzhiyun #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | \
423*4882a593Smuzhiyun 					BATU_VS | BATU_VP)
424*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
425*4882a593Smuzhiyun #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
428*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_IMMR | BATL_PP_RW | \
429*4882a593Smuzhiyun 			BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
430*4882a593Smuzhiyun #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | \
431*4882a593Smuzhiyun 					BATU_VP)
432*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
433*4882a593Smuzhiyun #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun /* FLASH: icache cacheable, but dcache-inhibit and guarded */
436*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
437*4882a593Smuzhiyun 					BATL_MEMCOHERENCE)
438*4882a593Smuzhiyun #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_FLASH_BASE | BATU_BL_8M | \
439*4882a593Smuzhiyun 					BATU_VS | BATU_VP)
440*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
441*4882a593Smuzhiyun 					BATL_CACHEINHIBIT | \
442*4882a593Smuzhiyun 					BATL_GUARDEDSTORAGE)
443*4882a593Smuzhiyun #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun /* Stack in dcache: cacheable, no memory coherence */
446*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
447*4882a593Smuzhiyun #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \
448*4882a593Smuzhiyun 					BATU_VS | BATU_VP)
449*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
450*4882a593Smuzhiyun #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun /*
453*4882a593Smuzhiyun  * Environment Configuration
454*4882a593Smuzhiyun  */
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET)
459*4882a593Smuzhiyun #define CONFIG_HAS_ETH0
460*4882a593Smuzhiyun #define CONFIG_HAS_ETH1
461*4882a593Smuzhiyun #endif
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun #define CONFIG_LOADADDR	800000	/* default location for tftp and bootm */
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun #define	CONFIG_EXTRA_ENV_SETTINGS					\
467*4882a593Smuzhiyun 	"netdev=eth0\0"							\
468*4882a593Smuzhiyun 	"consoledev=ttyS0\0"						\
469*4882a593Smuzhiyun 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
470*4882a593Smuzhiyun 		"nfsroot=${serverip}:${rootpath}\0"			\
471*4882a593Smuzhiyun 	"ramargs=setenv bootargs root=/dev/ram rw\0"			\
472*4882a593Smuzhiyun 	"addip=setenv bootargs ${bootargs} "				\
473*4882a593Smuzhiyun 		"ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"	\
474*4882a593Smuzhiyun 		":${hostname}:${netdev}:off panic=1\0"			\
475*4882a593Smuzhiyun 	"addtty=setenv bootargs ${bootargs}"				\
476*4882a593Smuzhiyun 		" console=${consoledev},${baudrate}\0"			\
477*4882a593Smuzhiyun 	"addmtd=setenv bootargs ${bootargs} ${mtdparts}\0"		\
478*4882a593Smuzhiyun 	"addmisc=setenv bootargs ${bootargs}\0"				\
479*4882a593Smuzhiyun 	"kernel_addr=FC0A0000\0"					\
480*4882a593Smuzhiyun 	"fdt_addr=FC2A0000\0"						\
481*4882a593Smuzhiyun 	"ramdisk_addr=FC2C0000\0"					\
482*4882a593Smuzhiyun 	"u-boot=mpc8308_p1m/u-boot.bin\0"				\
483*4882a593Smuzhiyun 	"kernel_addr_r=1000000\0"					\
484*4882a593Smuzhiyun 	"fdt_addr_r=C00000\0"						\
485*4882a593Smuzhiyun 	"hostname=mpc8308_p1m\0"					\
486*4882a593Smuzhiyun 	"bootfile=mpc8308_p1m/uImage\0"					\
487*4882a593Smuzhiyun 	"fdtfile=mpc8308_p1m/mpc8308_p1m.dtb\0"				\
488*4882a593Smuzhiyun 	"rootpath=/opt/eldk-4.2/ppc_6xx\0"				\
489*4882a593Smuzhiyun 	"flash_self=run ramargs addip addtty addmtd addmisc;"		\
490*4882a593Smuzhiyun 		"bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0"	\
491*4882a593Smuzhiyun 	"flash_nfs=run nfsargs addip addtty addmtd addmisc;"		\
492*4882a593Smuzhiyun 		"bootm ${kernel_addr} - ${fdt_addr}\0"			\
493*4882a593Smuzhiyun 	"net_nfs=tftp ${kernel_addr_r} ${bootfile};"			\
494*4882a593Smuzhiyun 		"tftp ${fdt_addr_r} ${fdtfile};"			\
495*4882a593Smuzhiyun 		"run nfsargs addip addtty addmtd addmisc;"		\
496*4882a593Smuzhiyun 		"bootm ${kernel_addr_r} - ${fdt_addr_r}\0"		\
497*4882a593Smuzhiyun 	"bootcmd=run flash_self\0"					\
498*4882a593Smuzhiyun 	"load=tftp ${loadaddr} ${u-boot}\0"				\
499*4882a593Smuzhiyun 	"update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE)	\
500*4882a593Smuzhiyun 		" +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
501*4882a593Smuzhiyun 		" +${filesize};cp.b ${fileaddr} "			\
502*4882a593Smuzhiyun 		__stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0"	\
503*4882a593Smuzhiyun 	"upd=run load update\0"						\
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun #endif	/* __CONFIG_H */
506